d1_pac/riscv_cfg/
riscv_axi_pmu_ctrl.rs

1#[doc = "Register `riscv_axi_pmu_ctrl` reader"]
2pub type R = crate::R<RISCV_AXI_PMU_CTRL_SPEC>;
3#[doc = "Register `riscv_axi_pmu_ctrl` writer"]
4pub type W = crate::W<RISCV_AXI_PMU_CTRL_SPEC>;
5#[doc = "Field `pmu_en` reader - PMU Enable"]
6pub type PMU_EN_R = crate::BitReader<PMU_EN_A>;
7#[doc = "PMU Enable\n\nValue on reset: 0"]
8#[derive(Clone, Copy, Debug, PartialEq, Eq)]
9pub enum PMU_EN_A {
10    #[doc = "0: `0`"]
11    DISABLED = 0,
12    #[doc = "1: `1`"]
13    ENABLED = 1,
14}
15impl From<PMU_EN_A> for bool {
16    #[inline(always)]
17    fn from(variant: PMU_EN_A) -> Self {
18        variant as u8 != 0
19    }
20}
21impl PMU_EN_R {
22    #[doc = "Get enumerated values variant"]
23    #[inline(always)]
24    pub const fn variant(&self) -> PMU_EN_A {
25        match self.bits {
26            false => PMU_EN_A::DISABLED,
27            true => PMU_EN_A::ENABLED,
28        }
29    }
30    #[doc = "`0`"]
31    #[inline(always)]
32    pub fn is_disabled(&self) -> bool {
33        *self == PMU_EN_A::DISABLED
34    }
35    #[doc = "`1`"]
36    #[inline(always)]
37    pub fn is_enabled(&self) -> bool {
38        *self == PMU_EN_A::ENABLED
39    }
40}
41#[doc = "Field `pmu_en` writer - PMU Enable"]
42pub type PMU_EN_W<'a, REG> = crate::BitWriter<'a, REG, PMU_EN_A>;
43impl<'a, REG> PMU_EN_W<'a, REG>
44where
45    REG: crate::Writable + crate::RegisterSpec,
46{
47    #[doc = "`0`"]
48    #[inline(always)]
49    pub fn disabled(self) -> &'a mut crate::W<REG> {
50        self.variant(PMU_EN_A::DISABLED)
51    }
52    #[doc = "`1`"]
53    #[inline(always)]
54    pub fn enabled(self) -> &'a mut crate::W<REG> {
55        self.variant(PMU_EN_A::ENABLED)
56    }
57}
58#[doc = "Field `pmu_clr` reader - PMU Clear"]
59pub type PMU_CLR_R = crate::BitReader<PMU_CLR_A>;
60#[doc = "PMU Clear\n\nValue on reset: 0"]
61#[derive(Clone, Copy, Debug, PartialEq, Eq)]
62pub enum PMU_CLR_A {
63    #[doc = "0: `0`"]
64    NO_OPERATION = 0,
65    #[doc = "1: `1`"]
66    CLEARED = 1,
67}
68impl From<PMU_CLR_A> for bool {
69    #[inline(always)]
70    fn from(variant: PMU_CLR_A) -> Self {
71        variant as u8 != 0
72    }
73}
74impl PMU_CLR_R {
75    #[doc = "Get enumerated values variant"]
76    #[inline(always)]
77    pub const fn variant(&self) -> PMU_CLR_A {
78        match self.bits {
79            false => PMU_CLR_A::NO_OPERATION,
80            true => PMU_CLR_A::CLEARED,
81        }
82    }
83    #[doc = "`0`"]
84    #[inline(always)]
85    pub fn is_no_operation(&self) -> bool {
86        *self == PMU_CLR_A::NO_OPERATION
87    }
88    #[doc = "`1`"]
89    #[inline(always)]
90    pub fn is_cleared(&self) -> bool {
91        *self == PMU_CLR_A::CLEARED
92    }
93}
94#[doc = "Field `pmu_clr` writer - PMU Clear"]
95pub type PMU_CLR_W<'a, REG> = crate::BitWriter<'a, REG, PMU_CLR_A>;
96impl<'a, REG> PMU_CLR_W<'a, REG>
97where
98    REG: crate::Writable + crate::RegisterSpec,
99{
100    #[doc = "`0`"]
101    #[inline(always)]
102    pub fn no_operation(self) -> &'a mut crate::W<REG> {
103        self.variant(PMU_CLR_A::NO_OPERATION)
104    }
105    #[doc = "`1`"]
106    #[inline(always)]
107    pub fn cleared(self) -> &'a mut crate::W<REG> {
108        self.variant(PMU_CLR_A::CLEARED)
109    }
110}
111impl R {
112    #[doc = "Bit 0 - PMU Enable"]
113    #[inline(always)]
114    pub fn pmu_en(&self) -> PMU_EN_R {
115        PMU_EN_R::new((self.bits & 1) != 0)
116    }
117    #[doc = "Bit 1 - PMU Clear"]
118    #[inline(always)]
119    pub fn pmu_clr(&self) -> PMU_CLR_R {
120        PMU_CLR_R::new(((self.bits >> 1) & 1) != 0)
121    }
122}
123impl W {
124    #[doc = "Bit 0 - PMU Enable"]
125    #[inline(always)]
126    #[must_use]
127    pub fn pmu_en(&mut self) -> PMU_EN_W<RISCV_AXI_PMU_CTRL_SPEC> {
128        PMU_EN_W::new(self, 0)
129    }
130    #[doc = "Bit 1 - PMU Clear"]
131    #[inline(always)]
132    #[must_use]
133    pub fn pmu_clr(&mut self) -> PMU_CLR_W<RISCV_AXI_PMU_CTRL_SPEC> {
134        PMU_CLR_W::new(self, 1)
135    }
136    #[doc = r" Writes raw bits to the register."]
137    #[doc = r""]
138    #[doc = r" # Safety"]
139    #[doc = r""]
140    #[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
141    #[inline(always)]
142    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
143        self.bits = bits;
144        self
145    }
146}
147#[doc = "RISCV AXI PMU Control Register\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`riscv_axi_pmu_ctrl::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`riscv_axi_pmu_ctrl::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
148pub struct RISCV_AXI_PMU_CTRL_SPEC;
149impl crate::RegisterSpec for RISCV_AXI_PMU_CTRL_SPEC {
150    type Ux = u32;
151}
152#[doc = "`read()` method returns [`riscv_axi_pmu_ctrl::R`](R) reader structure"]
153impl crate::Readable for RISCV_AXI_PMU_CTRL_SPEC {}
154#[doc = "`write(|w| ..)` method takes [`riscv_axi_pmu_ctrl::W`](W) writer structure"]
155impl crate::Writable for RISCV_AXI_PMU_CTRL_SPEC {
156    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
157    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
158}
159#[doc = "`reset()` method sets riscv_axi_pmu_ctrl to value 0"]
160impl crate::Resettable for RISCV_AXI_PMU_CTRL_SPEC {
161    const RESET_VALUE: Self::Ux = 0;
162}