d1_pac/audio_codec/
ac_adc_dg.rs

1#[doc = "Register `ac_adc_dg` reader"]
2pub type R = crate::R<AC_ADC_DG_SPEC>;
3#[doc = "Register `ac_adc_dg` writer"]
4pub type W = crate::W<AC_ADC_DG_SPEC>;
5#[doc = "Field `ad_swp1` reader - ADC output channel swap enable (for digital filter)"]
6pub type AD_SWP1_R = crate::BitReader<AD_SWP1_A>;
7#[doc = "ADC output channel swap enable (for digital filter)\n\nValue on reset: 0"]
8#[derive(Clone, Copy, Debug, PartialEq, Eq)]
9pub enum AD_SWP1_A {
10    #[doc = "0: Disabled"]
11    DISABLED = 0,
12    #[doc = "1: Enabled"]
13    ENABLED = 1,
14}
15impl From<AD_SWP1_A> for bool {
16    #[inline(always)]
17    fn from(variant: AD_SWP1_A) -> Self {
18        variant as u8 != 0
19    }
20}
21impl AD_SWP1_R {
22    #[doc = "Get enumerated values variant"]
23    #[inline(always)]
24    pub const fn variant(&self) -> AD_SWP1_A {
25        match self.bits {
26            false => AD_SWP1_A::DISABLED,
27            true => AD_SWP1_A::ENABLED,
28        }
29    }
30    #[doc = "Disabled"]
31    #[inline(always)]
32    pub fn is_disabled(&self) -> bool {
33        *self == AD_SWP1_A::DISABLED
34    }
35    #[doc = "Enabled"]
36    #[inline(always)]
37    pub fn is_enabled(&self) -> bool {
38        *self == AD_SWP1_A::ENABLED
39    }
40}
41#[doc = "Field `ad_swp1` writer - ADC output channel swap enable (for digital filter)"]
42pub type AD_SWP1_W<'a, REG> = crate::BitWriter<'a, REG, AD_SWP1_A>;
43impl<'a, REG> AD_SWP1_W<'a, REG>
44where
45    REG: crate::Writable + crate::RegisterSpec,
46{
47    #[doc = "Disabled"]
48    #[inline(always)]
49    pub fn disabled(self) -> &'a mut crate::W<REG> {
50        self.variant(AD_SWP1_A::DISABLED)
51    }
52    #[doc = "Enabled"]
53    #[inline(always)]
54    pub fn enabled(self) -> &'a mut crate::W<REG> {
55        self.variant(AD_SWP1_A::ENABLED)
56    }
57}
58#[doc = "Field `ad_swp2` reader - ADC output channel swap enable (for digital filter)"]
59pub type AD_SWP2_R = crate::BitReader<AD_SWP2_A>;
60#[doc = "ADC output channel swap enable (for digital filter)\n\nValue on reset: 0"]
61#[derive(Clone, Copy, Debug, PartialEq, Eq)]
62pub enum AD_SWP2_A {
63    #[doc = "0: Disabled"]
64    DISABLED = 0,
65    #[doc = "1: Enabled"]
66    ENABLED = 1,
67}
68impl From<AD_SWP2_A> for bool {
69    #[inline(always)]
70    fn from(variant: AD_SWP2_A) -> Self {
71        variant as u8 != 0
72    }
73}
74impl AD_SWP2_R {
75    #[doc = "Get enumerated values variant"]
76    #[inline(always)]
77    pub const fn variant(&self) -> AD_SWP2_A {
78        match self.bits {
79            false => AD_SWP2_A::DISABLED,
80            true => AD_SWP2_A::ENABLED,
81        }
82    }
83    #[doc = "Disabled"]
84    #[inline(always)]
85    pub fn is_disabled(&self) -> bool {
86        *self == AD_SWP2_A::DISABLED
87    }
88    #[doc = "Enabled"]
89    #[inline(always)]
90    pub fn is_enabled(&self) -> bool {
91        *self == AD_SWP2_A::ENABLED
92    }
93}
94#[doc = "Field `ad_swp2` writer - ADC output channel swap enable (for digital filter)"]
95pub type AD_SWP2_W<'a, REG> = crate::BitWriter<'a, REG, AD_SWP2_A>;
96impl<'a, REG> AD_SWP2_W<'a, REG>
97where
98    REG: crate::Writable + crate::RegisterSpec,
99{
100    #[doc = "Disabled"]
101    #[inline(always)]
102    pub fn disabled(self) -> &'a mut crate::W<REG> {
103        self.variant(AD_SWP2_A::DISABLED)
104    }
105    #[doc = "Enabled"]
106    #[inline(always)]
107    pub fn enabled(self) -> &'a mut crate::W<REG> {
108        self.variant(AD_SWP2_A::ENABLED)
109    }
110}
111impl R {
112    #[doc = "Bit 24 - ADC output channel swap enable (for digital filter)"]
113    #[inline(always)]
114    pub fn ad_swp1(&self) -> AD_SWP1_R {
115        AD_SWP1_R::new(((self.bits >> 24) & 1) != 0)
116    }
117    #[doc = "Bit 25 - ADC output channel swap enable (for digital filter)"]
118    #[inline(always)]
119    pub fn ad_swp2(&self) -> AD_SWP2_R {
120        AD_SWP2_R::new(((self.bits >> 25) & 1) != 0)
121    }
122}
123impl W {
124    #[doc = "Bit 24 - ADC output channel swap enable (for digital filter)"]
125    #[inline(always)]
126    #[must_use]
127    pub fn ad_swp1(&mut self) -> AD_SWP1_W<AC_ADC_DG_SPEC> {
128        AD_SWP1_W::new(self, 24)
129    }
130    #[doc = "Bit 25 - ADC output channel swap enable (for digital filter)"]
131    #[inline(always)]
132    #[must_use]
133    pub fn ad_swp2(&mut self) -> AD_SWP2_W<AC_ADC_DG_SPEC> {
134        AD_SWP2_W::new(self, 25)
135    }
136    #[doc = r" Writes raw bits to the register."]
137    #[doc = r""]
138    #[doc = r" # Safety"]
139    #[doc = r""]
140    #[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
141    #[inline(always)]
142    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
143        self.bits = bits;
144        self
145    }
146}
147#[doc = "ADC Debug Register\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`ac_adc_dg::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`ac_adc_dg::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
148pub struct AC_ADC_DG_SPEC;
149impl crate::RegisterSpec for AC_ADC_DG_SPEC {
150    type Ux = u32;
151}
152#[doc = "`read()` method returns [`ac_adc_dg::R`](R) reader structure"]
153impl crate::Readable for AC_ADC_DG_SPEC {}
154#[doc = "`write(|w| ..)` method takes [`ac_adc_dg::W`](W) writer structure"]
155impl crate::Writable for AC_ADC_DG_SPEC {
156    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
157    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
158}
159#[doc = "`reset()` method sets ac_adc_dg to value 0"]
160impl crate::Resettable for AC_ADC_DG_SPEC {
161    const RESET_VALUE: Self::Ux = 0;
162}