d1_pac/tcon_tv0/
tv_basic1.rs1#[doc = "Register `tv_basic1` reader"]
2pub type R = crate::R<TV_BASIC1_SPEC>;
3#[doc = "Register `tv_basic1` writer"]
4pub type W = crate::W<TV_BASIC1_SPEC>;
5#[doc = "Field `ls_yo` reader - Width Is LS_YO+1\n\nNote: This version LS_YO = TV_YI"]
6pub type LS_YO_R = crate::FieldReader<u16>;
7#[doc = "Field `ls_yo` writer - Width Is LS_YO+1\n\nNote: This version LS_YO = TV_YI"]
8pub type LS_YO_W<'a, REG> = crate::FieldWriter<'a, REG, 12, u16>;
9#[doc = "Field `ls_xo` reader - Width Is LS_XO+1"]
10pub type LS_XO_R = crate::FieldReader<u16>;
11#[doc = "Field `ls_xo` writer - Width Is LS_XO+1"]
12pub type LS_XO_W<'a, REG> = crate::FieldWriter<'a, REG, 12, u16>;
13impl R {
14 #[doc = "Bits 0:11 - Width Is LS_YO+1\n\nNote: This version LS_YO = TV_YI"]
15 #[inline(always)]
16 pub fn ls_yo(&self) -> LS_YO_R {
17 LS_YO_R::new((self.bits & 0x0fff) as u16)
18 }
19 #[doc = "Bits 16:27 - Width Is LS_XO+1"]
20 #[inline(always)]
21 pub fn ls_xo(&self) -> LS_XO_R {
22 LS_XO_R::new(((self.bits >> 16) & 0x0fff) as u16)
23 }
24}
25impl W {
26 #[doc = "Bits 0:11 - Width Is LS_YO+1\n\nNote: This version LS_YO = TV_YI"]
27 #[inline(always)]
28 #[must_use]
29 pub fn ls_yo(&mut self) -> LS_YO_W<TV_BASIC1_SPEC> {
30 LS_YO_W::new(self, 0)
31 }
32 #[doc = "Bits 16:27 - Width Is LS_XO+1"]
33 #[inline(always)]
34 #[must_use]
35 pub fn ls_xo(&mut self) -> LS_XO_W<TV_BASIC1_SPEC> {
36 LS_XO_W::new(self, 16)
37 }
38 #[doc = r" Writes raw bits to the register."]
39 #[doc = r""]
40 #[doc = r" # Safety"]
41 #[doc = r""]
42 #[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
43 #[inline(always)]
44 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
45 self.bits = bits;
46 self
47 }
48}
49#[doc = "TV Basic Timing Register1\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`tv_basic1::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`tv_basic1::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
50pub struct TV_BASIC1_SPEC;
51impl crate::RegisterSpec for TV_BASIC1_SPEC {
52 type Ux = u32;
53}
54#[doc = "`read()` method returns [`tv_basic1::R`](R) reader structure"]
55impl crate::Readable for TV_BASIC1_SPEC {}
56#[doc = "`write(|w| ..)` method takes [`tv_basic1::W`](W) writer structure"]
57impl crate::Writable for TV_BASIC1_SPEC {
58 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
59 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
60}
61#[doc = "`reset()` method sets tv_basic1 to value 0"]
62impl crate::Resettable for TV_BASIC1_SPEC {
63 const RESET_VALUE: Self::Ux = 0;
64}