1#[doc = "Register `dmac_en%s` reader"]
2pub type R = crate::R<DMAC_EN_SPEC>;
3#[doc = "Register `dmac_en%s` writer"]
4pub type W = crate::W<DMAC_EN_SPEC>;
5#[doc = "Field `dma_en` reader - DMA Channel Enable"]
6pub type DMA_EN_R = crate::BitReader<DMA_EN_A>;
7#[doc = "DMA Channel Enable\n\nValue on reset: 0"]
8#[derive(Clone, Copy, Debug, PartialEq, Eq)]
9pub enum DMA_EN_A {
10 #[doc = "0: `0`"]
11 DISABLED = 0,
12 #[doc = "1: `1`"]
13 ENABLED = 1,
14}
15impl From<DMA_EN_A> for bool {
16 #[inline(always)]
17 fn from(variant: DMA_EN_A) -> Self {
18 variant as u8 != 0
19 }
20}
21impl DMA_EN_R {
22 #[doc = "Get enumerated values variant"]
23 #[inline(always)]
24 pub const fn variant(&self) -> DMA_EN_A {
25 match self.bits {
26 false => DMA_EN_A::DISABLED,
27 true => DMA_EN_A::ENABLED,
28 }
29 }
30 #[doc = "`0`"]
31 #[inline(always)]
32 pub fn is_disabled(&self) -> bool {
33 *self == DMA_EN_A::DISABLED
34 }
35 #[doc = "`1`"]
36 #[inline(always)]
37 pub fn is_enabled(&self) -> bool {
38 *self == DMA_EN_A::ENABLED
39 }
40}
41#[doc = "Field `dma_en` writer - DMA Channel Enable"]
42pub type DMA_EN_W<'a, REG> = crate::BitWriter<'a, REG, DMA_EN_A>;
43impl<'a, REG> DMA_EN_W<'a, REG>
44where
45 REG: crate::Writable + crate::RegisterSpec,
46{
47 #[doc = "`0`"]
48 #[inline(always)]
49 pub fn disabled(self) -> &'a mut crate::W<REG> {
50 self.variant(DMA_EN_A::DISABLED)
51 }
52 #[doc = "`1`"]
53 #[inline(always)]
54 pub fn enabled(self) -> &'a mut crate::W<REG> {
55 self.variant(DMA_EN_A::ENABLED)
56 }
57}
58impl R {
59 #[doc = "Bit 0 - DMA Channel Enable"]
60 #[inline(always)]
61 pub fn dma_en(&self) -> DMA_EN_R {
62 DMA_EN_R::new((self.bits & 1) != 0)
63 }
64}
65impl W {
66 #[doc = "Bit 0 - DMA Channel Enable"]
67 #[inline(always)]
68 #[must_use]
69 pub fn dma_en(&mut self) -> DMA_EN_W<DMAC_EN_SPEC> {
70 DMA_EN_W::new(self, 0)
71 }
72 #[doc = r" Writes raw bits to the register."]
73 #[doc = r""]
74 #[doc = r" # Safety"]
75 #[doc = r""]
76 #[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
77 #[inline(always)]
78 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
79 self.bits = bits;
80 self
81 }
82}
83#[doc = "DMAC Channel Enable Register\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`dmac_en::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`dmac_en::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
84pub struct DMAC_EN_SPEC;
85impl crate::RegisterSpec for DMAC_EN_SPEC {
86 type Ux = u32;
87}
88#[doc = "`read()` method returns [`dmac_en::R`](R) reader structure"]
89impl crate::Readable for DMAC_EN_SPEC {}
90#[doc = "`write(|w| ..)` method takes [`dmac_en::W`](W) writer structure"]
91impl crate::Writable for DMAC_EN_SPEC {
92 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
93 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
94}
95#[doc = "`reset()` method sets dmac_en%s to value 0"]
96impl crate::Resettable for DMAC_EN_SPEC {
97 const RESET_VALUE: Self::Ux = 0;
98}