1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
#[doc = "Reader of register CTRL0"]
pub type R = crate::R<u16, super::CTRL0>;
#[doc = "Writer for register CTRL0"]
pub type W = crate::W<u16, super::CTRL0>;
#[doc = "Register CTRL0 `reset()`'s with value 0"]
impl crate::ResetValue for super::CTRL0 {
    type Type = u16;
    #[inline(always)]
    fn reset_value() -> Self::Type {
        0
    }
}
#[doc = "DMA Enable for XBAR_OUT0\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum DEN0_A {
    #[doc = "0: DMA disabled"]
    DEN0_0 = 0,
    #[doc = "1: DMA enabled"]
    DEN0_1 = 1,
}
impl From<DEN0_A> for bool {
    #[inline(always)]
    fn from(variant: DEN0_A) -> Self {
        variant as u8 != 0
    }
}
#[doc = "Reader of field `DEN0`"]
pub type DEN0_R = crate::R<bool, DEN0_A>;
impl DEN0_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> DEN0_A {
        match self.bits {
            false => DEN0_A::DEN0_0,
            true => DEN0_A::DEN0_1,
        }
    }
    #[doc = "Checks if the value of the field is `DEN0_0`"]
    #[inline(always)]
    pub fn is_den0_0(&self) -> bool {
        *self == DEN0_A::DEN0_0
    }
    #[doc = "Checks if the value of the field is `DEN0_1`"]
    #[inline(always)]
    pub fn is_den0_1(&self) -> bool {
        *self == DEN0_A::DEN0_1
    }
}
#[doc = "Write proxy for field `DEN0`"]
pub struct DEN0_W<'a> {
    w: &'a mut W,
}
impl<'a> DEN0_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: DEN0_A) -> &'a mut W {
        {
            self.bit(variant.into())
        }
    }
    #[doc = "DMA disabled"]
    #[inline(always)]
    pub fn den0_0(self) -> &'a mut W {
        self.variant(DEN0_A::DEN0_0)
    }
    #[doc = "DMA enabled"]
    #[inline(always)]
    pub fn den0_1(self) -> &'a mut W {
        self.variant(DEN0_A::DEN0_1)
    }
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !0x01) | ((value as u16) & 0x01);
        self.w
    }
}
#[doc = "Interrupt Enable for XBAR_OUT0\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum IEN0_A {
    #[doc = "0: Interrupt disabled"]
    IEN0_0 = 0,
    #[doc = "1: Interrupt enabled"]
    IEN0_1 = 1,
}
impl From<IEN0_A> for bool {
    #[inline(always)]
    fn from(variant: IEN0_A) -> Self {
        variant as u8 != 0
    }
}
#[doc = "Reader of field `IEN0`"]
pub type IEN0_R = crate::R<bool, IEN0_A>;
impl IEN0_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> IEN0_A {
        match self.bits {
            false => IEN0_A::IEN0_0,
            true => IEN0_A::IEN0_1,
        }
    }
    #[doc = "Checks if the value of the field is `IEN0_0`"]
    #[inline(always)]
    pub fn is_ien0_0(&self) -> bool {
        *self == IEN0_A::IEN0_0
    }
    #[doc = "Checks if the value of the field is `IEN0_1`"]
    #[inline(always)]
    pub fn is_ien0_1(&self) -> bool {
        *self == IEN0_A::IEN0_1
    }
}
#[doc = "Write proxy for field `IEN0`"]
pub struct IEN0_W<'a> {
    w: &'a mut W,
}
impl<'a> IEN0_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: IEN0_A) -> &'a mut W {
        {
            self.bit(variant.into())
        }
    }
    #[doc = "Interrupt disabled"]
    #[inline(always)]
    pub fn ien0_0(self) -> &'a mut W {
        self.variant(IEN0_A::IEN0_0)
    }
    #[doc = "Interrupt enabled"]
    #[inline(always)]
    pub fn ien0_1(self) -> &'a mut W {
        self.variant(IEN0_A::IEN0_1)
    }
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u16) & 0x01) << 1);
        self.w
    }
}
#[doc = "Active edge for edge detection on XBAR_OUT0\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum EDGE0_A {
    #[doc = "0: STS0 never asserts"]
    EDGE0_0 = 0,
    #[doc = "1: STS0 asserts on rising edges of XBAR_OUT0"]
    EDGE0_1 = 1,
    #[doc = "2: STS0 asserts on falling edges of XBAR_OUT0"]
    EDGE0_2 = 2,
    #[doc = "3: STS0 asserts on rising and falling edges of XBAR_OUT0"]
    EDGE0_3 = 3,
}
impl From<EDGE0_A> for u8 {
    #[inline(always)]
    fn from(variant: EDGE0_A) -> Self {
        variant as _
    }
}
#[doc = "Reader of field `EDGE0`"]
pub type EDGE0_R = crate::R<u8, EDGE0_A>;
impl EDGE0_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> EDGE0_A {
        match self.bits {
            0 => EDGE0_A::EDGE0_0,
            1 => EDGE0_A::EDGE0_1,
            2 => EDGE0_A::EDGE0_2,
            3 => EDGE0_A::EDGE0_3,
            _ => unreachable!(),
        }
    }
    #[doc = "Checks if the value of the field is `EDGE0_0`"]
    #[inline(always)]
    pub fn is_edge0_0(&self) -> bool {
        *self == EDGE0_A::EDGE0_0
    }
    #[doc = "Checks if the value of the field is `EDGE0_1`"]
    #[inline(always)]
    pub fn is_edge0_1(&self) -> bool {
        *self == EDGE0_A::EDGE0_1
    }
    #[doc = "Checks if the value of the field is `EDGE0_2`"]
    #[inline(always)]
    pub fn is_edge0_2(&self) -> bool {
        *self == EDGE0_A::EDGE0_2
    }
    #[doc = "Checks if the value of the field is `EDGE0_3`"]
    #[inline(always)]
    pub fn is_edge0_3(&self) -> bool {
        *self == EDGE0_A::EDGE0_3
    }
}
#[doc = "Write proxy for field `EDGE0`"]
pub struct EDGE0_W<'a> {
    w: &'a mut W,
}
impl<'a> EDGE0_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: EDGE0_A) -> &'a mut W {
        {
            self.bits(variant.into())
        }
    }
    #[doc = "STS0 never asserts"]
    #[inline(always)]
    pub fn edge0_0(self) -> &'a mut W {
        self.variant(EDGE0_A::EDGE0_0)
    }
    #[doc = "STS0 asserts on rising edges of XBAR_OUT0"]
    #[inline(always)]
    pub fn edge0_1(self) -> &'a mut W {
        self.variant(EDGE0_A::EDGE0_1)
    }
    #[doc = "STS0 asserts on falling edges of XBAR_OUT0"]
    #[inline(always)]
    pub fn edge0_2(self) -> &'a mut W {
        self.variant(EDGE0_A::EDGE0_2)
    }
    #[doc = "STS0 asserts on rising and falling edges of XBAR_OUT0"]
    #[inline(always)]
    pub fn edge0_3(self) -> &'a mut W {
        self.variant(EDGE0_A::EDGE0_3)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x03 << 2)) | (((value as u16) & 0x03) << 2);
        self.w
    }
}
#[doc = "Edge detection status for XBAR_OUT0\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum STS0_A {
    #[doc = "0: Active edge not yet detected on XBAR_OUT0"]
    STS0_0 = 0,
    #[doc = "1: Active edge detected on XBAR_OUT0"]
    STS0_1 = 1,
}
impl From<STS0_A> for bool {
    #[inline(always)]
    fn from(variant: STS0_A) -> Self {
        variant as u8 != 0
    }
}
#[doc = "Reader of field `STS0`"]
pub type STS0_R = crate::R<bool, STS0_A>;
impl STS0_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> STS0_A {
        match self.bits {
            false => STS0_A::STS0_0,
            true => STS0_A::STS0_1,
        }
    }
    #[doc = "Checks if the value of the field is `STS0_0`"]
    #[inline(always)]
    pub fn is_sts0_0(&self) -> bool {
        *self == STS0_A::STS0_0
    }
    #[doc = "Checks if the value of the field is `STS0_1`"]
    #[inline(always)]
    pub fn is_sts0_1(&self) -> bool {
        *self == STS0_A::STS0_1
    }
}
#[doc = "Write proxy for field `STS0`"]
pub struct STS0_W<'a> {
    w: &'a mut W,
}
impl<'a> STS0_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: STS0_A) -> &'a mut W {
        {
            self.bit(variant.into())
        }
    }
    #[doc = "Active edge not yet detected on XBAR_OUT0"]
    #[inline(always)]
    pub fn sts0_0(self) -> &'a mut W {
        self.variant(STS0_A::STS0_0)
    }
    #[doc = "Active edge detected on XBAR_OUT0"]
    #[inline(always)]
    pub fn sts0_1(self) -> &'a mut W {
        self.variant(STS0_A::STS0_1)
    }
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u16) & 0x01) << 4);
        self.w
    }
}
#[doc = "DMA Enable for XBAR_OUT1\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum DEN1_A {
    #[doc = "0: DMA disabled"]
    DEN1_0 = 0,
    #[doc = "1: DMA enabled"]
    DEN1_1 = 1,
}
impl From<DEN1_A> for bool {
    #[inline(always)]
    fn from(variant: DEN1_A) -> Self {
        variant as u8 != 0
    }
}
#[doc = "Reader of field `DEN1`"]
pub type DEN1_R = crate::R<bool, DEN1_A>;
impl DEN1_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> DEN1_A {
        match self.bits {
            false => DEN1_A::DEN1_0,
            true => DEN1_A::DEN1_1,
        }
    }
    #[doc = "Checks if the value of the field is `DEN1_0`"]
    #[inline(always)]
    pub fn is_den1_0(&self) -> bool {
        *self == DEN1_A::DEN1_0
    }
    #[doc = "Checks if the value of the field is `DEN1_1`"]
    #[inline(always)]
    pub fn is_den1_1(&self) -> bool {
        *self == DEN1_A::DEN1_1
    }
}
#[doc = "Write proxy for field `DEN1`"]
pub struct DEN1_W<'a> {
    w: &'a mut W,
}
impl<'a> DEN1_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: DEN1_A) -> &'a mut W {
        {
            self.bit(variant.into())
        }
    }
    #[doc = "DMA disabled"]
    #[inline(always)]
    pub fn den1_0(self) -> &'a mut W {
        self.variant(DEN1_A::DEN1_0)
    }
    #[doc = "DMA enabled"]
    #[inline(always)]
    pub fn den1_1(self) -> &'a mut W {
        self.variant(DEN1_A::DEN1_1)
    }
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 8)) | (((value as u16) & 0x01) << 8);
        self.w
    }
}
#[doc = "Interrupt Enable for XBAR_OUT1\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum IEN1_A {
    #[doc = "0: Interrupt disabled"]
    IEN1_0 = 0,
    #[doc = "1: Interrupt enabled"]
    IEN1_1 = 1,
}
impl From<IEN1_A> for bool {
    #[inline(always)]
    fn from(variant: IEN1_A) -> Self {
        variant as u8 != 0
    }
}
#[doc = "Reader of field `IEN1`"]
pub type IEN1_R = crate::R<bool, IEN1_A>;
impl IEN1_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> IEN1_A {
        match self.bits {
            false => IEN1_A::IEN1_0,
            true => IEN1_A::IEN1_1,
        }
    }
    #[doc = "Checks if the value of the field is `IEN1_0`"]
    #[inline(always)]
    pub fn is_ien1_0(&self) -> bool {
        *self == IEN1_A::IEN1_0
    }
    #[doc = "Checks if the value of the field is `IEN1_1`"]
    #[inline(always)]
    pub fn is_ien1_1(&self) -> bool {
        *self == IEN1_A::IEN1_1
    }
}
#[doc = "Write proxy for field `IEN1`"]
pub struct IEN1_W<'a> {
    w: &'a mut W,
}
impl<'a> IEN1_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: IEN1_A) -> &'a mut W {
        {
            self.bit(variant.into())
        }
    }
    #[doc = "Interrupt disabled"]
    #[inline(always)]
    pub fn ien1_0(self) -> &'a mut W {
        self.variant(IEN1_A::IEN1_0)
    }
    #[doc = "Interrupt enabled"]
    #[inline(always)]
    pub fn ien1_1(self) -> &'a mut W {
        self.variant(IEN1_A::IEN1_1)
    }
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 9)) | (((value as u16) & 0x01) << 9);
        self.w
    }
}
#[doc = "Active edge for edge detection on XBAR_OUT1\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum EDGE1_A {
    #[doc = "0: STS1 never asserts"]
    EDGE1_0 = 0,
    #[doc = "1: STS1 asserts on rising edges of XBAR_OUT1"]
    EDGE1_1 = 1,
    #[doc = "2: STS1 asserts on falling edges of XBAR_OUT1"]
    EDGE1_2 = 2,
    #[doc = "3: STS1 asserts on rising and falling edges of XBAR_OUT1"]
    EDGE1_3 = 3,
}
impl From<EDGE1_A> for u8 {
    #[inline(always)]
    fn from(variant: EDGE1_A) -> Self {
        variant as _
    }
}
#[doc = "Reader of field `EDGE1`"]
pub type EDGE1_R = crate::R<u8, EDGE1_A>;
impl EDGE1_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> EDGE1_A {
        match self.bits {
            0 => EDGE1_A::EDGE1_0,
            1 => EDGE1_A::EDGE1_1,
            2 => EDGE1_A::EDGE1_2,
            3 => EDGE1_A::EDGE1_3,
            _ => unreachable!(),
        }
    }
    #[doc = "Checks if the value of the field is `EDGE1_0`"]
    #[inline(always)]
    pub fn is_edge1_0(&self) -> bool {
        *self == EDGE1_A::EDGE1_0
    }
    #[doc = "Checks if the value of the field is `EDGE1_1`"]
    #[inline(always)]
    pub fn is_edge1_1(&self) -> bool {
        *self == EDGE1_A::EDGE1_1
    }
    #[doc = "Checks if the value of the field is `EDGE1_2`"]
    #[inline(always)]
    pub fn is_edge1_2(&self) -> bool {
        *self == EDGE1_A::EDGE1_2
    }
    #[doc = "Checks if the value of the field is `EDGE1_3`"]
    #[inline(always)]
    pub fn is_edge1_3(&self) -> bool {
        *self == EDGE1_A::EDGE1_3
    }
}
#[doc = "Write proxy for field `EDGE1`"]
pub struct EDGE1_W<'a> {
    w: &'a mut W,
}
impl<'a> EDGE1_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: EDGE1_A) -> &'a mut W {
        {
            self.bits(variant.into())
        }
    }
    #[doc = "STS1 never asserts"]
    #[inline(always)]
    pub fn edge1_0(self) -> &'a mut W {
        self.variant(EDGE1_A::EDGE1_0)
    }
    #[doc = "STS1 asserts on rising edges of XBAR_OUT1"]
    #[inline(always)]
    pub fn edge1_1(self) -> &'a mut W {
        self.variant(EDGE1_A::EDGE1_1)
    }
    #[doc = "STS1 asserts on falling edges of XBAR_OUT1"]
    #[inline(always)]
    pub fn edge1_2(self) -> &'a mut W {
        self.variant(EDGE1_A::EDGE1_2)
    }
    #[doc = "STS1 asserts on rising and falling edges of XBAR_OUT1"]
    #[inline(always)]
    pub fn edge1_3(self) -> &'a mut W {
        self.variant(EDGE1_A::EDGE1_3)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x03 << 10)) | (((value as u16) & 0x03) << 10);
        self.w
    }
}
#[doc = "Edge detection status for XBAR_OUT1\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum STS1_A {
    #[doc = "0: Active edge not yet detected on XBAR_OUT1"]
    STS1_0 = 0,
    #[doc = "1: Active edge detected on XBAR_OUT1"]
    STS1_1 = 1,
}
impl From<STS1_A> for bool {
    #[inline(always)]
    fn from(variant: STS1_A) -> Self {
        variant as u8 != 0
    }
}
#[doc = "Reader of field `STS1`"]
pub type STS1_R = crate::R<bool, STS1_A>;
impl STS1_R {
    #[doc = r"Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> STS1_A {
        match self.bits {
            false => STS1_A::STS1_0,
            true => STS1_A::STS1_1,
        }
    }
    #[doc = "Checks if the value of the field is `STS1_0`"]
    #[inline(always)]
    pub fn is_sts1_0(&self) -> bool {
        *self == STS1_A::STS1_0
    }
    #[doc = "Checks if the value of the field is `STS1_1`"]
    #[inline(always)]
    pub fn is_sts1_1(&self) -> bool {
        *self == STS1_A::STS1_1
    }
}
#[doc = "Write proxy for field `STS1`"]
pub struct STS1_W<'a> {
    w: &'a mut W,
}
impl<'a> STS1_W<'a> {
    #[doc = r"Writes `variant` to the field"]
    #[inline(always)]
    pub fn variant(self, variant: STS1_A) -> &'a mut W {
        {
            self.bit(variant.into())
        }
    }
    #[doc = "Active edge not yet detected on XBAR_OUT1"]
    #[inline(always)]
    pub fn sts1_0(self) -> &'a mut W {
        self.variant(STS1_A::STS1_0)
    }
    #[doc = "Active edge detected on XBAR_OUT1"]
    #[inline(always)]
    pub fn sts1_1(self) -> &'a mut W {
        self.variant(STS1_A::STS1_1)
    }
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 12)) | (((value as u16) & 0x01) << 12);
        self.w
    }
}
impl R {
    #[doc = "Bit 0 - DMA Enable for XBAR_OUT0"]
    #[inline(always)]
    pub fn den0(&self) -> DEN0_R {
        DEN0_R::new((self.bits & 0x01) != 0)
    }
    #[doc = "Bit 1 - Interrupt Enable for XBAR_OUT0"]
    #[inline(always)]
    pub fn ien0(&self) -> IEN0_R {
        IEN0_R::new(((self.bits >> 1) & 0x01) != 0)
    }
    #[doc = "Bits 2:3 - Active edge for edge detection on XBAR_OUT0"]
    #[inline(always)]
    pub fn edge0(&self) -> EDGE0_R {
        EDGE0_R::new(((self.bits >> 2) & 0x03) as u8)
    }
    #[doc = "Bit 4 - Edge detection status for XBAR_OUT0"]
    #[inline(always)]
    pub fn sts0(&self) -> STS0_R {
        STS0_R::new(((self.bits >> 4) & 0x01) != 0)
    }
    #[doc = "Bit 8 - DMA Enable for XBAR_OUT1"]
    #[inline(always)]
    pub fn den1(&self) -> DEN1_R {
        DEN1_R::new(((self.bits >> 8) & 0x01) != 0)
    }
    #[doc = "Bit 9 - Interrupt Enable for XBAR_OUT1"]
    #[inline(always)]
    pub fn ien1(&self) -> IEN1_R {
        IEN1_R::new(((self.bits >> 9) & 0x01) != 0)
    }
    #[doc = "Bits 10:11 - Active edge for edge detection on XBAR_OUT1"]
    #[inline(always)]
    pub fn edge1(&self) -> EDGE1_R {
        EDGE1_R::new(((self.bits >> 10) & 0x03) as u8)
    }
    #[doc = "Bit 12 - Edge detection status for XBAR_OUT1"]
    #[inline(always)]
    pub fn sts1(&self) -> STS1_R {
        STS1_R::new(((self.bits >> 12) & 0x01) != 0)
    }
}
impl W {
    #[doc = "Bit 0 - DMA Enable for XBAR_OUT0"]
    #[inline(always)]
    pub fn den0(&mut self) -> DEN0_W {
        DEN0_W { w: self }
    }
    #[doc = "Bit 1 - Interrupt Enable for XBAR_OUT0"]
    #[inline(always)]
    pub fn ien0(&mut self) -> IEN0_W {
        IEN0_W { w: self }
    }
    #[doc = "Bits 2:3 - Active edge for edge detection on XBAR_OUT0"]
    #[inline(always)]
    pub fn edge0(&mut self) -> EDGE0_W {
        EDGE0_W { w: self }
    }
    #[doc = "Bit 4 - Edge detection status for XBAR_OUT0"]
    #[inline(always)]
    pub fn sts0(&mut self) -> STS0_W {
        STS0_W { w: self }
    }
    #[doc = "Bit 8 - DMA Enable for XBAR_OUT1"]
    #[inline(always)]
    pub fn den1(&mut self) -> DEN1_W {
        DEN1_W { w: self }
    }
    #[doc = "Bit 9 - Interrupt Enable for XBAR_OUT1"]
    #[inline(always)]
    pub fn ien1(&mut self) -> IEN1_W {
        IEN1_W { w: self }
    }
    #[doc = "Bits 10:11 - Active edge for edge detection on XBAR_OUT1"]
    #[inline(always)]
    pub fn edge1(&mut self) -> EDGE1_W {
        EDGE1_W { w: self }
    }
    #[doc = "Bit 12 - Edge detection status for XBAR_OUT1"]
    #[inline(always)]
    pub fn sts1(&mut self) -> STS1_W {
        STS1_W { w: self }
    }
}