[][src]Module ambiq_apollo1_pac::adc::sl2cfg

Slot 2 Configuration Register

Structs

ADSEL2_W

Write proxy for field ADSEL2

CHSEL2_W

Write proxy for field CHSEL2

SLEN2_W

Write proxy for field SLEN2

THSEL2_W

Write proxy for field THSEL2

WCEN2_W

Write proxy for field WCEN2

Enums

ADSEL2_A

Select the number of measurements to average in the accumulate divide module for this slot.

CHSEL2_A

Select one of the 13 channel inputs for this slot.

SLEN2_A

This bit enables slot 2 for ADC conversions.

THSEL2_A

Select the track and hold delay for this slot. NOTE: The track and hold delay must be less than 50us for correct operation. When the ADC is configured to use the 1.5Mhz clock, the track and hold delay cannot exceed 64 clocks.

WCEN2_A

This bit enables the window compare function for slot 2.

Type Definitions

ADSEL2_R

Reader of field ADSEL2

CHSEL2_R

Reader of field CHSEL2

R

Reader of register SL2CFG

SLEN2_R

Reader of field SLEN2

THSEL2_R

Reader of field THSEL2

W

Writer for register SL2CFG

WCEN2_R

Reader of field WCEN2