cortex_ar/register/
tpidrprw.rs

1//! Code for managing TPIDRPRW (*EL1 Software Thread ID Register*)
2
3use crate::register::{SysReg, SysRegRead, SysRegWrite};
4
5/// TPIDRPRW (*EL1 Software Thread ID Register*)
6#[derive(Debug, Clone, Copy)]
7#[cfg_attr(feature = "defmt", derive(defmt::Format))]
8#[cfg_attr(feature = "serde", derive(serde::Serialize, serde::Deserialize))]
9pub struct Tpidrprw(pub u32);
10impl SysReg for Tpidrprw {
11    const CP: u32 = 15;
12    const CRN: u32 = 13;
13    const OP1: u32 = 0;
14    const CRM: u32 = 0;
15    const OP2: u32 = 4;
16}
17impl crate::register::SysRegRead for Tpidrprw {}
18impl Tpidrprw {
19    #[inline]
20    /// Reads TPIDRPRW (*EL1 Software Thread ID Register*)
21    pub fn read() -> Tpidrprw {
22        unsafe { Self(<Self as SysRegRead>::read_raw()) }
23    }
24}
25impl crate::register::SysRegWrite for Tpidrprw {}
26impl Tpidrprw {
27    #[inline]
28    /// Writes TPIDRPRW (*EL1 Software Thread ID Register*)
29    ///
30    /// # Safety
31    ///
32    /// Ensure that this value is appropriate for this register
33    pub unsafe fn write(value: Self) {
34        unsafe {
35            <Self as SysRegWrite>::write_raw(value.0);
36        }
37    }
38}