bl616_pac/glb/
dbi_config.rs1#[doc = "Register `dbi_config` reader"]
2pub struct R(crate::R<DBI_CONFIG_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<DBI_CONFIG_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<DBI_CONFIG_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<DBI_CONFIG_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `dbi_config` writer"]
17pub struct W(crate::W<DBI_CONFIG_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<DBI_CONFIG_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<DBI_CONFIG_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<DBI_CONFIG_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `clock_divide` reader - Peripheral clock divide factor"]
38pub type CLOCK_DIVIDE_R = crate::FieldReader<u8, u8>;
39#[doc = "Field `clock_divide` writer - Peripheral clock divide factor"]
40pub type CLOCK_DIVIDE_W<'a, const O: u8> =
41 crate::FieldWriter<'a, u32, DBI_CONFIG_SPEC, u8, u8, 5, O>;
42#[doc = "Field `clock_enable` reader - Peripheral level clock gate enable"]
43pub type CLOCK_ENABLE_R = crate::BitReader<bool>;
44#[doc = "Field `clock_enable` writer - Peripheral level clock gate enable"]
45pub type CLOCK_ENABLE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DBI_CONFIG_SPEC, bool, O>;
46#[doc = "Field `clock_source` reader - Peripheral clock source register"]
47pub type CLOCK_SOURCE_R = crate::BitReader<bool>;
48#[doc = "Field `clock_source` writer - Peripheral clock source register"]
49pub type CLOCK_SOURCE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DBI_CONFIG_SPEC, bool, O>;
50impl R {
51 #[doc = "Bits 0:4 - Peripheral clock divide factor"]
52 #[inline(always)]
53 pub fn clock_divide(&self) -> CLOCK_DIVIDE_R {
54 CLOCK_DIVIDE_R::new((self.bits & 0x1f) as u8)
55 }
56 #[doc = "Bit 8 - Peripheral level clock gate enable"]
57 #[inline(always)]
58 pub fn clock_enable(&self) -> CLOCK_ENABLE_R {
59 CLOCK_ENABLE_R::new(((self.bits >> 8) & 1) != 0)
60 }
61 #[doc = "Bit 9 - Peripheral clock source register"]
62 #[inline(always)]
63 pub fn clock_source(&self) -> CLOCK_SOURCE_R {
64 CLOCK_SOURCE_R::new(((self.bits >> 9) & 1) != 0)
65 }
66}
67impl W {
68 #[doc = "Bits 0:4 - Peripheral clock divide factor"]
69 #[inline(always)]
70 #[must_use]
71 pub fn clock_divide(&mut self) -> CLOCK_DIVIDE_W<0> {
72 CLOCK_DIVIDE_W::new(self)
73 }
74 #[doc = "Bit 8 - Peripheral level clock gate enable"]
75 #[inline(always)]
76 #[must_use]
77 pub fn clock_enable(&mut self) -> CLOCK_ENABLE_W<8> {
78 CLOCK_ENABLE_W::new(self)
79 }
80 #[doc = "Bit 9 - Peripheral clock source register"]
81 #[inline(always)]
82 #[must_use]
83 pub fn clock_source(&mut self) -> CLOCK_SOURCE_W<9> {
84 CLOCK_SOURCE_W::new(self)
85 }
86 #[doc = "Writes raw bits to the register."]
87 #[inline(always)]
88 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
89 self.0.bits(bits);
90 self
91 }
92}
93#[doc = "MIPI Display Bus Interface clock configuration\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dbi_config](index.html) module"]
94pub struct DBI_CONFIG_SPEC;
95impl crate::RegisterSpec for DBI_CONFIG_SPEC {
96 type Ux = u32;
97}
98#[doc = "`read()` method returns [dbi_config::R](R) reader structure"]
99impl crate::Readable for DBI_CONFIG_SPEC {
100 type Reader = R;
101}
102#[doc = "`write(|w| ..)` method takes [dbi_config::W](W) writer structure"]
103impl crate::Writable for DBI_CONFIG_SPEC {
104 type Writer = W;
105 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
106 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
107}
108#[doc = "`reset()` method sets dbi_config to value 0"]
109impl crate::Resettable for DBI_CONFIG_SPEC {
110 const RESET_VALUE: Self::Ux = 0;
111}