1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
#[doc = "Reader of register CONTROL"] pub type R = crate::R<u32, super::CONTROL>; #[doc = "Writer for register CONTROL"] pub type W = crate::W<u32, super::CONTROL>; #[doc = "Register CONTROL `reset()`'s with value 0"] impl crate::ResetValue for super::CONTROL { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `Resvd`"] pub type RESVD_R = crate::R<u8, u8>; #[doc = "Write proxy for field `Resvd`"] pub struct RESVD_W<'a> { w: &'a mut W, } impl<'a> RESVD_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0x3f) | ((value as u32) & 0x3f); self.w } } #[doc = "Reader of field `IEN`"] pub type IEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `IEN`"] pub struct IEN_W<'a> { w: &'a mut W, } impl<'a> IEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 6)) | (((value as u32) & 0x01) << 6); self.w } } #[doc = "Reader of field `EN`"] pub type EN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `EN`"] pub struct EN_W<'a> { w: &'a mut W, } impl<'a> EN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 7)) | (((value as u32) & 0x01) << 7); self.w } } impl R { #[doc = "Bits 0:5 - Reserved (for cross-compatibility with OpenCores drivers)"] #[inline(always)] pub fn resvd(&self) -> RESVD_R { RESVD_R::new((self.bits & 0x3f) as u8) } #[doc = "Bit 6 - When set to `1`, interrupts are enabled."] #[inline(always)] pub fn ien(&self) -> IEN_R { IEN_R::new(((self.bits >> 6) & 0x01) != 0) } #[doc = "Bit 7 - When set to `1`, the core is enabled."] #[inline(always)] pub fn en(&self) -> EN_R { EN_R::new(((self.bits >> 7) & 0x01) != 0) } } impl W { #[doc = "Bits 0:5 - Reserved (for cross-compatibility with OpenCores drivers)"] #[inline(always)] pub fn resvd(&mut self) -> RESVD_W { RESVD_W { w: self } } #[doc = "Bit 6 - When set to `1`, interrupts are enabled."] #[inline(always)] pub fn ien(&mut self) -> IEN_W { IEN_W { w: self } } #[doc = "Bit 7 - When set to `1`, the core is enabled."] #[inline(always)] pub fn en(&mut self) -> EN_W { EN_W { w: self } } }