1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
#[doc = "Register `UCSR1B` reader"]
pub struct R(crate::R<UCSR1B_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<UCSR1B_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::convert::From<crate::R<UCSR1B_SPEC>> for R {
    fn from(reader: crate::R<UCSR1B_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `UCSR1B` writer"]
pub struct W(crate::W<UCSR1B_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<UCSR1B_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl core::convert::From<crate::W<UCSR1B_SPEC>> for W {
    fn from(writer: crate::W<UCSR1B_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `TXB81` reader - Transmit Data Bit 8"]
pub struct TXB81_R(crate::FieldReader<bool, bool>);
impl TXB81_R {
    pub(crate) fn new(bits: bool) -> Self {
        TXB81_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for TXB81_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `TXB81` writer - Transmit Data Bit 8"]
pub struct TXB81_W<'a> {
    w: &'a mut W,
}
impl<'a> TXB81_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !0x01) | ((value as u8) & 0x01);
        self.w
    }
}
#[doc = "Field `RXB81` reader - Receive Data Bit 8"]
pub struct RXB81_R(crate::FieldReader<bool, bool>);
impl RXB81_R {
    pub(crate) fn new(bits: bool) -> Self {
        RXB81_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for RXB81_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `UCSZ12` reader - Character Size"]
pub struct UCSZ12_R(crate::FieldReader<bool, bool>);
impl UCSZ12_R {
    pub(crate) fn new(bits: bool) -> Self {
        UCSZ12_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for UCSZ12_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `UCSZ12` writer - Character Size"]
pub struct UCSZ12_W<'a> {
    w: &'a mut W,
}
impl<'a> UCSZ12_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u8) & 0x01) << 2);
        self.w
    }
}
#[doc = "Field `TXEN1` reader - Transmitter Enable"]
pub struct TXEN1_R(crate::FieldReader<bool, bool>);
impl TXEN1_R {
    pub(crate) fn new(bits: bool) -> Self {
        TXEN1_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for TXEN1_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `TXEN1` writer - Transmitter Enable"]
pub struct TXEN1_W<'a> {
    w: &'a mut W,
}
impl<'a> TXEN1_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u8) & 0x01) << 3);
        self.w
    }
}
#[doc = "Field `RXEN1` reader - Receiver Enable"]
pub struct RXEN1_R(crate::FieldReader<bool, bool>);
impl RXEN1_R {
    pub(crate) fn new(bits: bool) -> Self {
        RXEN1_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for RXEN1_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `RXEN1` writer - Receiver Enable"]
pub struct RXEN1_W<'a> {
    w: &'a mut W,
}
impl<'a> RXEN1_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u8) & 0x01) << 4);
        self.w
    }
}
#[doc = "Field `UDRIE1` reader - USART Data register Empty Interrupt Enable"]
pub struct UDRIE1_R(crate::FieldReader<bool, bool>);
impl UDRIE1_R {
    pub(crate) fn new(bits: bool) -> Self {
        UDRIE1_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for UDRIE1_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `UDRIE1` writer - USART Data register Empty Interrupt Enable"]
pub struct UDRIE1_W<'a> {
    w: &'a mut W,
}
impl<'a> UDRIE1_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 5)) | (((value as u8) & 0x01) << 5);
        self.w
    }
}
#[doc = "Field `TXCIE1` reader - TX Complete Interrupt Enable"]
pub struct TXCIE1_R(crate::FieldReader<bool, bool>);
impl TXCIE1_R {
    pub(crate) fn new(bits: bool) -> Self {
        TXCIE1_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for TXCIE1_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `TXCIE1` writer - TX Complete Interrupt Enable"]
pub struct TXCIE1_W<'a> {
    w: &'a mut W,
}
impl<'a> TXCIE1_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 6)) | (((value as u8) & 0x01) << 6);
        self.w
    }
}
#[doc = "Field `RXCIE1` reader - RX Complete Interrupt Enable"]
pub struct RXCIE1_R(crate::FieldReader<bool, bool>);
impl RXCIE1_R {
    pub(crate) fn new(bits: bool) -> Self {
        RXCIE1_R(crate::FieldReader::new(bits))
    }
}
impl core::ops::Deref for RXCIE1_R {
    type Target = crate::FieldReader<bool, bool>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
#[doc = "Field `RXCIE1` writer - RX Complete Interrupt Enable"]
pub struct RXCIE1_W<'a> {
    w: &'a mut W,
}
impl<'a> RXCIE1_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 7)) | (((value as u8) & 0x01) << 7);
        self.w
    }
}
impl R {
    #[doc = "Bit 0 - Transmit Data Bit 8"]
    #[inline(always)]
    pub fn txb81(&self) -> TXB81_R {
        TXB81_R::new((self.bits & 0x01) != 0)
    }
    #[doc = "Bit 1 - Receive Data Bit 8"]
    #[inline(always)]
    pub fn rxb81(&self) -> RXB81_R {
        RXB81_R::new(((self.bits >> 1) & 0x01) != 0)
    }
    #[doc = "Bit 2 - Character Size"]
    #[inline(always)]
    pub fn ucsz12(&self) -> UCSZ12_R {
        UCSZ12_R::new(((self.bits >> 2) & 0x01) != 0)
    }
    #[doc = "Bit 3 - Transmitter Enable"]
    #[inline(always)]
    pub fn txen1(&self) -> TXEN1_R {
        TXEN1_R::new(((self.bits >> 3) & 0x01) != 0)
    }
    #[doc = "Bit 4 - Receiver Enable"]
    #[inline(always)]
    pub fn rxen1(&self) -> RXEN1_R {
        RXEN1_R::new(((self.bits >> 4) & 0x01) != 0)
    }
    #[doc = "Bit 5 - USART Data register Empty Interrupt Enable"]
    #[inline(always)]
    pub fn udrie1(&self) -> UDRIE1_R {
        UDRIE1_R::new(((self.bits >> 5) & 0x01) != 0)
    }
    #[doc = "Bit 6 - TX Complete Interrupt Enable"]
    #[inline(always)]
    pub fn txcie1(&self) -> TXCIE1_R {
        TXCIE1_R::new(((self.bits >> 6) & 0x01) != 0)
    }
    #[doc = "Bit 7 - RX Complete Interrupt Enable"]
    #[inline(always)]
    pub fn rxcie1(&self) -> RXCIE1_R {
        RXCIE1_R::new(((self.bits >> 7) & 0x01) != 0)
    }
}
impl W {
    #[doc = "Bit 0 - Transmit Data Bit 8"]
    #[inline(always)]
    pub fn txb81(&mut self) -> TXB81_W {
        TXB81_W { w: self }
    }
    #[doc = "Bit 2 - Character Size"]
    #[inline(always)]
    pub fn ucsz12(&mut self) -> UCSZ12_W {
        UCSZ12_W { w: self }
    }
    #[doc = "Bit 3 - Transmitter Enable"]
    #[inline(always)]
    pub fn txen1(&mut self) -> TXEN1_W {
        TXEN1_W { w: self }
    }
    #[doc = "Bit 4 - Receiver Enable"]
    #[inline(always)]
    pub fn rxen1(&mut self) -> RXEN1_W {
        RXEN1_W { w: self }
    }
    #[doc = "Bit 5 - USART Data register Empty Interrupt Enable"]
    #[inline(always)]
    pub fn udrie1(&mut self) -> UDRIE1_W {
        UDRIE1_W { w: self }
    }
    #[doc = "Bit 6 - TX Complete Interrupt Enable"]
    #[inline(always)]
    pub fn txcie1(&mut self) -> TXCIE1_W {
        TXCIE1_W { w: self }
    }
    #[doc = "Bit 7 - RX Complete Interrupt Enable"]
    #[inline(always)]
    pub fn rxcie1(&mut self) -> RXCIE1_W {
        RXCIE1_W { w: self }
    }
    #[doc = "Writes raw bits to the register."]
    pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "USART Control and Status Register B\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [ucsr1b](index.html) module"]
pub struct UCSR1B_SPEC;
impl crate::RegisterSpec for UCSR1B_SPEC {
    type Ux = u8;
}
#[doc = "`read()` method returns [ucsr1b::R](R) reader structure"]
impl crate::Readable for UCSR1B_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [ucsr1b::W](W) writer structure"]
impl crate::Writable for UCSR1B_SPEC {
    type Writer = W;
}
#[doc = "`reset()` method sets UCSR1B to value 0"]
impl crate::Resettable for UCSR1B_SPEC {
    #[inline(always)]
    fn reset_value() -> Self::Ux {
        0
    }
}