1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
#[doc = "Register `MCUCR` reader"] pub struct R(crate::R<MCUCR_SPEC>); impl core::ops::Deref for R { type Target = crate::R<MCUCR_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl core::convert::From<crate::R<MCUCR_SPEC>> for R { fn from(reader: crate::R<MCUCR_SPEC>) -> Self { R(reader) } } #[doc = "Register `MCUCR` writer"] pub struct W(crate::W<MCUCR_SPEC>); impl core::ops::Deref for W { type Target = crate::W<MCUCR_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl core::ops::DerefMut for W { #[inline(always)] fn deref_mut(&mut self) -> &mut Self::Target { &mut self.0 } } impl core::convert::From<crate::W<MCUCR_SPEC>> for W { fn from(writer: crate::W<MCUCR_SPEC>) -> Self { W(writer) } } #[doc = "Interrupt Sense Control 0 bits\n\nValue on reset: 0"] #[derive(Clone, Copy, Debug, PartialEq)] #[repr(u8)] pub enum ISC0_A { #[doc = "0: The low level of INTx generates an interrupt request"] LOW = 0, #[doc = "1: Any logical change on INTx generates an interrupt request"] TOGGLE = 1, #[doc = "2: The falling edge of INTx generates an interrupt request"] FALLING = 2, #[doc = "3: The rising edge of INTx generates an interrupt request"] RISING = 3, } impl From<ISC0_A> for u8 { #[inline(always)] fn from(variant: ISC0_A) -> Self { variant as _ } } #[doc = "Field `ISC0` reader - Interrupt Sense Control 0 bits"] pub struct ISC0_R(crate::FieldReader<u8, ISC0_A>); impl ISC0_R { pub(crate) fn new(bits: u8) -> Self { ISC0_R(crate::FieldReader::new(bits)) } #[doc = r"Get enumerated values variant"] #[inline(always)] pub fn variant(&self) -> ISC0_A { match self.bits { 0 => ISC0_A::LOW, 1 => ISC0_A::TOGGLE, 2 => ISC0_A::FALLING, 3 => ISC0_A::RISING, _ => unreachable!(), } } #[doc = "Checks if the value of the field is `LOW`"] #[inline(always)] pub fn is_low(&self) -> bool { **self == ISC0_A::LOW } #[doc = "Checks if the value of the field is `TOGGLE`"] #[inline(always)] pub fn is_toggle(&self) -> bool { **self == ISC0_A::TOGGLE } #[doc = "Checks if the value of the field is `FALLING`"] #[inline(always)] pub fn is_falling(&self) -> bool { **self == ISC0_A::FALLING } #[doc = "Checks if the value of the field is `RISING`"] #[inline(always)] pub fn is_rising(&self) -> bool { **self == ISC0_A::RISING } } impl core::ops::Deref for ISC0_R { type Target = crate::FieldReader<u8, ISC0_A>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `ISC0` writer - Interrupt Sense Control 0 bits"] pub struct ISC0_W<'a> { w: &'a mut W, } impl<'a> ISC0_W<'a> { #[doc = r"Writes `variant` to the field"] #[inline(always)] pub fn variant(self, variant: ISC0_A) -> &'a mut W { self.bits(variant.into()) } #[doc = "The low level of INTx generates an interrupt request"] #[inline(always)] pub fn low(self) -> &'a mut W { self.variant(ISC0_A::LOW) } #[doc = "Any logical change on INTx generates an interrupt request"] #[inline(always)] pub fn toggle(self) -> &'a mut W { self.variant(ISC0_A::TOGGLE) } #[doc = "The falling edge of INTx generates an interrupt request"] #[inline(always)] pub fn falling(self) -> &'a mut W { self.variant(ISC0_A::FALLING) } #[doc = "The rising edge of INTx generates an interrupt request"] #[inline(always)] pub fn rising(self) -> &'a mut W { self.variant(ISC0_A::RISING) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0x03) | ((value as u8) & 0x03); self.w } } impl R { #[doc = "Bits 0:1 - Interrupt Sense Control 0 bits"] #[inline(always)] pub fn isc0(&self) -> ISC0_R { ISC0_R::new((self.bits & 0x03) as u8) } } impl W { #[doc = "Bits 0:1 - Interrupt Sense Control 0 bits"] #[inline(always)] pub fn isc0(&mut self) -> ISC0_W { ISC0_W { w: self } } #[doc = "Writes raw bits to the register."] pub unsafe fn bits(&mut self, bits: u8) -> &mut Self { self.0.bits(bits); self } } #[doc = "MCU Control Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [mcucr](index.html) module"] pub struct MCUCR_SPEC; impl crate::RegisterSpec for MCUCR_SPEC { type Ux = u8; } #[doc = "`read()` method returns [mcucr::R](R) reader structure"] impl crate::Readable for MCUCR_SPEC { type Reader = R; } #[doc = "`write(|w| ..)` method takes [mcucr::W](W) writer structure"] impl crate::Writable for MCUCR_SPEC { type Writer = W; } #[doc = "`reset()` method sets MCUCR to value 0"] impl crate::Resettable for MCUCR_SPEC { #[inline(always)] fn reset_value() -> Self::Ux { 0 } }