atsamd21e18a/usb/device/
epintenset.rs1#[doc = "Reader of register EPINTENSET%s"]
2pub type R = crate::R<u8, super::EPINTENSET>;
3#[doc = "Writer for register EPINTENSET%s"]
4pub type W = crate::W<u8, super::EPINTENSET>;
5#[doc = "Register EPINTENSET%s `reset()`'s with value 0"]
6impl crate::ResetValue for super::EPINTENSET {
7 type Type = u8;
8 #[inline(always)]
9 fn reset_value() -> Self::Type {
10 0
11 }
12}
13#[doc = "Reader of field `TRCPT0`"]
14pub type TRCPT0_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `TRCPT0`"]
16pub struct TRCPT0_W<'a> {
17 w: &'a mut W,
18}
19impl<'a> TRCPT0_W<'a> {
20 #[doc = r"Sets the field bit"]
21 #[inline(always)]
22 pub fn set_bit(self) -> &'a mut W {
23 self.bit(true)
24 }
25 #[doc = r"Clears the field bit"]
26 #[inline(always)]
27 pub fn clear_bit(self) -> &'a mut W {
28 self.bit(false)
29 }
30 #[doc = r"Writes raw bits to the field"]
31 #[inline(always)]
32 pub fn bit(self, value: bool) -> &'a mut W {
33 self.w.bits = (self.w.bits & !0x01) | ((value as u8) & 0x01);
34 self.w
35 }
36}
37#[doc = "Reader of field `TRCPT1`"]
38pub type TRCPT1_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `TRCPT1`"]
40pub struct TRCPT1_W<'a> {
41 w: &'a mut W,
42}
43impl<'a> TRCPT1_W<'a> {
44 #[doc = r"Sets the field bit"]
45 #[inline(always)]
46 pub fn set_bit(self) -> &'a mut W {
47 self.bit(true)
48 }
49 #[doc = r"Clears the field bit"]
50 #[inline(always)]
51 pub fn clear_bit(self) -> &'a mut W {
52 self.bit(false)
53 }
54 #[doc = r"Writes raw bits to the field"]
55 #[inline(always)]
56 pub fn bit(self, value: bool) -> &'a mut W {
57 self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u8) & 0x01) << 1);
58 self.w
59 }
60}
61#[doc = "Reader of field `TRFAIL0`"]
62pub type TRFAIL0_R = crate::R<bool, bool>;
63#[doc = "Write proxy for field `TRFAIL0`"]
64pub struct TRFAIL0_W<'a> {
65 w: &'a mut W,
66}
67impl<'a> TRFAIL0_W<'a> {
68 #[doc = r"Sets the field bit"]
69 #[inline(always)]
70 pub fn set_bit(self) -> &'a mut W {
71 self.bit(true)
72 }
73 #[doc = r"Clears the field bit"]
74 #[inline(always)]
75 pub fn clear_bit(self) -> &'a mut W {
76 self.bit(false)
77 }
78 #[doc = r"Writes raw bits to the field"]
79 #[inline(always)]
80 pub fn bit(self, value: bool) -> &'a mut W {
81 self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u8) & 0x01) << 2);
82 self.w
83 }
84}
85#[doc = "Reader of field `TRFAIL1`"]
86pub type TRFAIL1_R = crate::R<bool, bool>;
87#[doc = "Write proxy for field `TRFAIL1`"]
88pub struct TRFAIL1_W<'a> {
89 w: &'a mut W,
90}
91impl<'a> TRFAIL1_W<'a> {
92 #[doc = r"Sets the field bit"]
93 #[inline(always)]
94 pub fn set_bit(self) -> &'a mut W {
95 self.bit(true)
96 }
97 #[doc = r"Clears the field bit"]
98 #[inline(always)]
99 pub fn clear_bit(self) -> &'a mut W {
100 self.bit(false)
101 }
102 #[doc = r"Writes raw bits to the field"]
103 #[inline(always)]
104 pub fn bit(self, value: bool) -> &'a mut W {
105 self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u8) & 0x01) << 3);
106 self.w
107 }
108}
109#[doc = "Reader of field `RXSTP`"]
110pub type RXSTP_R = crate::R<bool, bool>;
111#[doc = "Write proxy for field `RXSTP`"]
112pub struct RXSTP_W<'a> {
113 w: &'a mut W,
114}
115impl<'a> RXSTP_W<'a> {
116 #[doc = r"Sets the field bit"]
117 #[inline(always)]
118 pub fn set_bit(self) -> &'a mut W {
119 self.bit(true)
120 }
121 #[doc = r"Clears the field bit"]
122 #[inline(always)]
123 pub fn clear_bit(self) -> &'a mut W {
124 self.bit(false)
125 }
126 #[doc = r"Writes raw bits to the field"]
127 #[inline(always)]
128 pub fn bit(self, value: bool) -> &'a mut W {
129 self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u8) & 0x01) << 4);
130 self.w
131 }
132}
133#[doc = "Reader of field `STALL0`"]
134pub type STALL0_R = crate::R<bool, bool>;
135#[doc = "Write proxy for field `STALL0`"]
136pub struct STALL0_W<'a> {
137 w: &'a mut W,
138}
139impl<'a> STALL0_W<'a> {
140 #[doc = r"Sets the field bit"]
141 #[inline(always)]
142 pub fn set_bit(self) -> &'a mut W {
143 self.bit(true)
144 }
145 #[doc = r"Clears the field bit"]
146 #[inline(always)]
147 pub fn clear_bit(self) -> &'a mut W {
148 self.bit(false)
149 }
150 #[doc = r"Writes raw bits to the field"]
151 #[inline(always)]
152 pub fn bit(self, value: bool) -> &'a mut W {
153 self.w.bits = (self.w.bits & !(0x01 << 5)) | (((value as u8) & 0x01) << 5);
154 self.w
155 }
156}
157#[doc = "Reader of field `STALL1`"]
158pub type STALL1_R = crate::R<bool, bool>;
159#[doc = "Write proxy for field `STALL1`"]
160pub struct STALL1_W<'a> {
161 w: &'a mut W,
162}
163impl<'a> STALL1_W<'a> {
164 #[doc = r"Sets the field bit"]
165 #[inline(always)]
166 pub fn set_bit(self) -> &'a mut W {
167 self.bit(true)
168 }
169 #[doc = r"Clears the field bit"]
170 #[inline(always)]
171 pub fn clear_bit(self) -> &'a mut W {
172 self.bit(false)
173 }
174 #[doc = r"Writes raw bits to the field"]
175 #[inline(always)]
176 pub fn bit(self, value: bool) -> &'a mut W {
177 self.w.bits = (self.w.bits & !(0x01 << 6)) | (((value as u8) & 0x01) << 6);
178 self.w
179 }
180}
181impl R {
182 #[doc = "Bit 0 - Transfer Complete 0 Interrupt Enable"]
183 #[inline(always)]
184 pub fn trcpt0(&self) -> TRCPT0_R {
185 TRCPT0_R::new((self.bits & 0x01) != 0)
186 }
187 #[doc = "Bit 1 - Transfer Complete 1 Interrupt Enable"]
188 #[inline(always)]
189 pub fn trcpt1(&self) -> TRCPT1_R {
190 TRCPT1_R::new(((self.bits >> 1) & 0x01) != 0)
191 }
192 #[doc = "Bit 2 - Error Flow 0 Interrupt Enable"]
193 #[inline(always)]
194 pub fn trfail0(&self) -> TRFAIL0_R {
195 TRFAIL0_R::new(((self.bits >> 2) & 0x01) != 0)
196 }
197 #[doc = "Bit 3 - Error Flow 1 Interrupt Enable"]
198 #[inline(always)]
199 pub fn trfail1(&self) -> TRFAIL1_R {
200 TRFAIL1_R::new(((self.bits >> 3) & 0x01) != 0)
201 }
202 #[doc = "Bit 4 - Received Setup Interrupt Enable"]
203 #[inline(always)]
204 pub fn rxstp(&self) -> RXSTP_R {
205 RXSTP_R::new(((self.bits >> 4) & 0x01) != 0)
206 }
207 #[doc = "Bit 5 - Stall 0 In/out Interrupt enable"]
208 #[inline(always)]
209 pub fn stall0(&self) -> STALL0_R {
210 STALL0_R::new(((self.bits >> 5) & 0x01) != 0)
211 }
212 #[doc = "Bit 6 - Stall 1 In/out Interrupt enable"]
213 #[inline(always)]
214 pub fn stall1(&self) -> STALL1_R {
215 STALL1_R::new(((self.bits >> 6) & 0x01) != 0)
216 }
217}
218impl W {
219 #[doc = "Bit 0 - Transfer Complete 0 Interrupt Enable"]
220 #[inline(always)]
221 pub fn trcpt0(&mut self) -> TRCPT0_W {
222 TRCPT0_W { w: self }
223 }
224 #[doc = "Bit 1 - Transfer Complete 1 Interrupt Enable"]
225 #[inline(always)]
226 pub fn trcpt1(&mut self) -> TRCPT1_W {
227 TRCPT1_W { w: self }
228 }
229 #[doc = "Bit 2 - Error Flow 0 Interrupt Enable"]
230 #[inline(always)]
231 pub fn trfail0(&mut self) -> TRFAIL0_W {
232 TRFAIL0_W { w: self }
233 }
234 #[doc = "Bit 3 - Error Flow 1 Interrupt Enable"]
235 #[inline(always)]
236 pub fn trfail1(&mut self) -> TRFAIL1_W {
237 TRFAIL1_W { w: self }
238 }
239 #[doc = "Bit 4 - Received Setup Interrupt Enable"]
240 #[inline(always)]
241 pub fn rxstp(&mut self) -> RXSTP_W {
242 RXSTP_W { w: self }
243 }
244 #[doc = "Bit 5 - Stall 0 In/out Interrupt enable"]
245 #[inline(always)]
246 pub fn stall0(&mut self) -> STALL0_W {
247 STALL0_W { w: self }
248 }
249 #[doc = "Bit 6 - Stall 1 In/out Interrupt enable"]
250 #[inline(always)]
251 pub fn stall1(&mut self) -> STALL1_W {
252 STALL1_W { w: self }
253 }
254}