atsam4s2c_pac/smc/
ocms.rs

1#[doc = "Register `OCMS` reader"]
2pub struct R(crate::R<OCMS_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<OCMS_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<OCMS_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<OCMS_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `OCMS` writer"]
17pub struct W(crate::W<OCMS_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<OCMS_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<OCMS_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<OCMS_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `SMSE` reader - Static Memory Controller Scrambling Enable"]
38pub type SMSE_R = crate::BitReader<bool>;
39#[doc = "Field `SMSE` writer - Static Memory Controller Scrambling Enable"]
40pub type SMSE_W<'a, const O: u8> = crate::BitWriter<'a, u32, OCMS_SPEC, bool, O>;
41#[doc = "Field `CS0SE` reader - Chip Select (x = 0 to 3) Scrambling Enable"]
42pub type CS0SE_R = crate::BitReader<bool>;
43#[doc = "Field `CS0SE` writer - Chip Select (x = 0 to 3) Scrambling Enable"]
44pub type CS0SE_W<'a, const O: u8> = crate::BitWriter<'a, u32, OCMS_SPEC, bool, O>;
45#[doc = "Field `CS1SE` reader - Chip Select (x = 0 to 3) Scrambling Enable"]
46pub type CS1SE_R = crate::BitReader<bool>;
47#[doc = "Field `CS1SE` writer - Chip Select (x = 0 to 3) Scrambling Enable"]
48pub type CS1SE_W<'a, const O: u8> = crate::BitWriter<'a, u32, OCMS_SPEC, bool, O>;
49#[doc = "Field `CS2SE` reader - Chip Select (x = 0 to 3) Scrambling Enable"]
50pub type CS2SE_R = crate::BitReader<bool>;
51#[doc = "Field `CS2SE` writer - Chip Select (x = 0 to 3) Scrambling Enable"]
52pub type CS2SE_W<'a, const O: u8> = crate::BitWriter<'a, u32, OCMS_SPEC, bool, O>;
53#[doc = "Field `CS3SE` reader - Chip Select (x = 0 to 3) Scrambling Enable"]
54pub type CS3SE_R = crate::BitReader<bool>;
55#[doc = "Field `CS3SE` writer - Chip Select (x = 0 to 3) Scrambling Enable"]
56pub type CS3SE_W<'a, const O: u8> = crate::BitWriter<'a, u32, OCMS_SPEC, bool, O>;
57impl R {
58    #[doc = "Bit 0 - Static Memory Controller Scrambling Enable"]
59    #[inline(always)]
60    pub fn smse(&self) -> SMSE_R {
61        SMSE_R::new((self.bits & 1) != 0)
62    }
63    #[doc = "Bit 16 - Chip Select (x = 0 to 3) Scrambling Enable"]
64    #[inline(always)]
65    pub fn cs0se(&self) -> CS0SE_R {
66        CS0SE_R::new(((self.bits >> 16) & 1) != 0)
67    }
68    #[doc = "Bit 17 - Chip Select (x = 0 to 3) Scrambling Enable"]
69    #[inline(always)]
70    pub fn cs1se(&self) -> CS1SE_R {
71        CS1SE_R::new(((self.bits >> 17) & 1) != 0)
72    }
73    #[doc = "Bit 18 - Chip Select (x = 0 to 3) Scrambling Enable"]
74    #[inline(always)]
75    pub fn cs2se(&self) -> CS2SE_R {
76        CS2SE_R::new(((self.bits >> 18) & 1) != 0)
77    }
78    #[doc = "Bit 19 - Chip Select (x = 0 to 3) Scrambling Enable"]
79    #[inline(always)]
80    pub fn cs3se(&self) -> CS3SE_R {
81        CS3SE_R::new(((self.bits >> 19) & 1) != 0)
82    }
83}
84impl W {
85    #[doc = "Bit 0 - Static Memory Controller Scrambling Enable"]
86    #[inline(always)]
87    #[must_use]
88    pub fn smse(&mut self) -> SMSE_W<0> {
89        SMSE_W::new(self)
90    }
91    #[doc = "Bit 16 - Chip Select (x = 0 to 3) Scrambling Enable"]
92    #[inline(always)]
93    #[must_use]
94    pub fn cs0se(&mut self) -> CS0SE_W<16> {
95        CS0SE_W::new(self)
96    }
97    #[doc = "Bit 17 - Chip Select (x = 0 to 3) Scrambling Enable"]
98    #[inline(always)]
99    #[must_use]
100    pub fn cs1se(&mut self) -> CS1SE_W<17> {
101        CS1SE_W::new(self)
102    }
103    #[doc = "Bit 18 - Chip Select (x = 0 to 3) Scrambling Enable"]
104    #[inline(always)]
105    #[must_use]
106    pub fn cs2se(&mut self) -> CS2SE_W<18> {
107        CS2SE_W::new(self)
108    }
109    #[doc = "Bit 19 - Chip Select (x = 0 to 3) Scrambling Enable"]
110    #[inline(always)]
111    #[must_use]
112    pub fn cs3se(&mut self) -> CS3SE_W<19> {
113        CS3SE_W::new(self)
114    }
115    #[doc = "Writes raw bits to the register."]
116    #[inline(always)]
117    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
118        self.0.bits(bits);
119        self
120    }
121}
122#[doc = "SMC OCMS MODE Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [ocms](index.html) module"]
123pub struct OCMS_SPEC;
124impl crate::RegisterSpec for OCMS_SPEC {
125    type Ux = u32;
126}
127#[doc = "`read()` method returns [ocms::R](R) reader structure"]
128impl crate::Readable for OCMS_SPEC {
129    type Reader = R;
130}
131#[doc = "`write(|w| ..)` method takes [ocms::W](W) writer structure"]
132impl crate::Writable for OCMS_SPEC {
133    type Writer = W;
134    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
135    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
136}
137#[doc = "`reset()` method sets OCMS to value 0"]
138impl crate::Resettable for OCMS_SPEC {
139    const RESET_VALUE: Self::Ux = 0;
140}