ambiq_apollo3p_pac/uart0/
mis.rs

1#[doc = "Reader of register MIS"]
2pub type R = crate::R<u32, super::MIS>;
3#[doc = "Writer for register MIS"]
4pub type W = crate::W<u32, super::MIS>;
5#[doc = "Register MIS `reset()`'s with value 0"]
6impl crate::ResetValue for super::MIS {
7    type Type = u32;
8    #[inline(always)]
9    fn reset_value() -> Self::Type {
10        0
11    }
12}
13#[doc = "Reader of field `OEMIS`"]
14pub type OEMIS_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `OEMIS`"]
16pub struct OEMIS_W<'a> {
17    w: &'a mut W,
18}
19impl<'a> OEMIS_W<'a> {
20    #[doc = r"Sets the field bit"]
21    #[inline(always)]
22    pub fn set_bit(self) -> &'a mut W {
23        self.bit(true)
24    }
25    #[doc = r"Clears the field bit"]
26    #[inline(always)]
27    pub fn clear_bit(self) -> &'a mut W {
28        self.bit(false)
29    }
30    #[doc = r"Writes raw bits to the field"]
31    #[inline(always)]
32    pub fn bit(self, value: bool) -> &'a mut W {
33        self.w.bits = (self.w.bits & !(0x01 << 10)) | (((value as u32) & 0x01) << 10);
34        self.w
35    }
36}
37#[doc = "Reader of field `BEMIS`"]
38pub type BEMIS_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `BEMIS`"]
40pub struct BEMIS_W<'a> {
41    w: &'a mut W,
42}
43impl<'a> BEMIS_W<'a> {
44    #[doc = r"Sets the field bit"]
45    #[inline(always)]
46    pub fn set_bit(self) -> &'a mut W {
47        self.bit(true)
48    }
49    #[doc = r"Clears the field bit"]
50    #[inline(always)]
51    pub fn clear_bit(self) -> &'a mut W {
52        self.bit(false)
53    }
54    #[doc = r"Writes raw bits to the field"]
55    #[inline(always)]
56    pub fn bit(self, value: bool) -> &'a mut W {
57        self.w.bits = (self.w.bits & !(0x01 << 9)) | (((value as u32) & 0x01) << 9);
58        self.w
59    }
60}
61#[doc = "Reader of field `PEMIS`"]
62pub type PEMIS_R = crate::R<bool, bool>;
63#[doc = "Write proxy for field `PEMIS`"]
64pub struct PEMIS_W<'a> {
65    w: &'a mut W,
66}
67impl<'a> PEMIS_W<'a> {
68    #[doc = r"Sets the field bit"]
69    #[inline(always)]
70    pub fn set_bit(self) -> &'a mut W {
71        self.bit(true)
72    }
73    #[doc = r"Clears the field bit"]
74    #[inline(always)]
75    pub fn clear_bit(self) -> &'a mut W {
76        self.bit(false)
77    }
78    #[doc = r"Writes raw bits to the field"]
79    #[inline(always)]
80    pub fn bit(self, value: bool) -> &'a mut W {
81        self.w.bits = (self.w.bits & !(0x01 << 8)) | (((value as u32) & 0x01) << 8);
82        self.w
83    }
84}
85#[doc = "Reader of field `FEMIS`"]
86pub type FEMIS_R = crate::R<bool, bool>;
87#[doc = "Write proxy for field `FEMIS`"]
88pub struct FEMIS_W<'a> {
89    w: &'a mut W,
90}
91impl<'a> FEMIS_W<'a> {
92    #[doc = r"Sets the field bit"]
93    #[inline(always)]
94    pub fn set_bit(self) -> &'a mut W {
95        self.bit(true)
96    }
97    #[doc = r"Clears the field bit"]
98    #[inline(always)]
99    pub fn clear_bit(self) -> &'a mut W {
100        self.bit(false)
101    }
102    #[doc = r"Writes raw bits to the field"]
103    #[inline(always)]
104    pub fn bit(self, value: bool) -> &'a mut W {
105        self.w.bits = (self.w.bits & !(0x01 << 7)) | (((value as u32) & 0x01) << 7);
106        self.w
107    }
108}
109#[doc = "Reader of field `RTMIS`"]
110pub type RTMIS_R = crate::R<bool, bool>;
111#[doc = "Write proxy for field `RTMIS`"]
112pub struct RTMIS_W<'a> {
113    w: &'a mut W,
114}
115impl<'a> RTMIS_W<'a> {
116    #[doc = r"Sets the field bit"]
117    #[inline(always)]
118    pub fn set_bit(self) -> &'a mut W {
119        self.bit(true)
120    }
121    #[doc = r"Clears the field bit"]
122    #[inline(always)]
123    pub fn clear_bit(self) -> &'a mut W {
124        self.bit(false)
125    }
126    #[doc = r"Writes raw bits to the field"]
127    #[inline(always)]
128    pub fn bit(self, value: bool) -> &'a mut W {
129        self.w.bits = (self.w.bits & !(0x01 << 6)) | (((value as u32) & 0x01) << 6);
130        self.w
131    }
132}
133#[doc = "Reader of field `TXMIS`"]
134pub type TXMIS_R = crate::R<bool, bool>;
135#[doc = "Write proxy for field `TXMIS`"]
136pub struct TXMIS_W<'a> {
137    w: &'a mut W,
138}
139impl<'a> TXMIS_W<'a> {
140    #[doc = r"Sets the field bit"]
141    #[inline(always)]
142    pub fn set_bit(self) -> &'a mut W {
143        self.bit(true)
144    }
145    #[doc = r"Clears the field bit"]
146    #[inline(always)]
147    pub fn clear_bit(self) -> &'a mut W {
148        self.bit(false)
149    }
150    #[doc = r"Writes raw bits to the field"]
151    #[inline(always)]
152    pub fn bit(self, value: bool) -> &'a mut W {
153        self.w.bits = (self.w.bits & !(0x01 << 5)) | (((value as u32) & 0x01) << 5);
154        self.w
155    }
156}
157#[doc = "Reader of field `RXMIS`"]
158pub type RXMIS_R = crate::R<bool, bool>;
159#[doc = "Write proxy for field `RXMIS`"]
160pub struct RXMIS_W<'a> {
161    w: &'a mut W,
162}
163impl<'a> RXMIS_W<'a> {
164    #[doc = r"Sets the field bit"]
165    #[inline(always)]
166    pub fn set_bit(self) -> &'a mut W {
167        self.bit(true)
168    }
169    #[doc = r"Clears the field bit"]
170    #[inline(always)]
171    pub fn clear_bit(self) -> &'a mut W {
172        self.bit(false)
173    }
174    #[doc = r"Writes raw bits to the field"]
175    #[inline(always)]
176    pub fn bit(self, value: bool) -> &'a mut W {
177        self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u32) & 0x01) << 4);
178        self.w
179    }
180}
181#[doc = "Reader of field `DSRMMIS`"]
182pub type DSRMMIS_R = crate::R<bool, bool>;
183#[doc = "Write proxy for field `DSRMMIS`"]
184pub struct DSRMMIS_W<'a> {
185    w: &'a mut W,
186}
187impl<'a> DSRMMIS_W<'a> {
188    #[doc = r"Sets the field bit"]
189    #[inline(always)]
190    pub fn set_bit(self) -> &'a mut W {
191        self.bit(true)
192    }
193    #[doc = r"Clears the field bit"]
194    #[inline(always)]
195    pub fn clear_bit(self) -> &'a mut W {
196        self.bit(false)
197    }
198    #[doc = r"Writes raw bits to the field"]
199    #[inline(always)]
200    pub fn bit(self, value: bool) -> &'a mut W {
201        self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u32) & 0x01) << 3);
202        self.w
203    }
204}
205#[doc = "Reader of field `DCDMMIS`"]
206pub type DCDMMIS_R = crate::R<bool, bool>;
207#[doc = "Write proxy for field `DCDMMIS`"]
208pub struct DCDMMIS_W<'a> {
209    w: &'a mut W,
210}
211impl<'a> DCDMMIS_W<'a> {
212    #[doc = r"Sets the field bit"]
213    #[inline(always)]
214    pub fn set_bit(self) -> &'a mut W {
215        self.bit(true)
216    }
217    #[doc = r"Clears the field bit"]
218    #[inline(always)]
219    pub fn clear_bit(self) -> &'a mut W {
220        self.bit(false)
221    }
222    #[doc = r"Writes raw bits to the field"]
223    #[inline(always)]
224    pub fn bit(self, value: bool) -> &'a mut W {
225        self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u32) & 0x01) << 2);
226        self.w
227    }
228}
229#[doc = "Reader of field `CTSMMIS`"]
230pub type CTSMMIS_R = crate::R<bool, bool>;
231#[doc = "Write proxy for field `CTSMMIS`"]
232pub struct CTSMMIS_W<'a> {
233    w: &'a mut W,
234}
235impl<'a> CTSMMIS_W<'a> {
236    #[doc = r"Sets the field bit"]
237    #[inline(always)]
238    pub fn set_bit(self) -> &'a mut W {
239        self.bit(true)
240    }
241    #[doc = r"Clears the field bit"]
242    #[inline(always)]
243    pub fn clear_bit(self) -> &'a mut W {
244        self.bit(false)
245    }
246    #[doc = r"Writes raw bits to the field"]
247    #[inline(always)]
248    pub fn bit(self, value: bool) -> &'a mut W {
249        self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1);
250        self.w
251    }
252}
253#[doc = "Reader of field `TXCMPMMIS`"]
254pub type TXCMPMMIS_R = crate::R<bool, bool>;
255#[doc = "Write proxy for field `TXCMPMMIS`"]
256pub struct TXCMPMMIS_W<'a> {
257    w: &'a mut W,
258}
259impl<'a> TXCMPMMIS_W<'a> {
260    #[doc = r"Sets the field bit"]
261    #[inline(always)]
262    pub fn set_bit(self) -> &'a mut W {
263        self.bit(true)
264    }
265    #[doc = r"Clears the field bit"]
266    #[inline(always)]
267    pub fn clear_bit(self) -> &'a mut W {
268        self.bit(false)
269    }
270    #[doc = r"Writes raw bits to the field"]
271    #[inline(always)]
272    pub fn bit(self, value: bool) -> &'a mut W {
273        self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01);
274        self.w
275    }
276}
277impl R {
278    #[doc = "Bit 10 - This bit holds the overflow interrupt status masked."]
279    #[inline(always)]
280    pub fn oemis(&self) -> OEMIS_R {
281        OEMIS_R::new(((self.bits >> 10) & 0x01) != 0)
282    }
283    #[doc = "Bit 9 - This bit holds the break error interrupt status masked."]
284    #[inline(always)]
285    pub fn bemis(&self) -> BEMIS_R {
286        BEMIS_R::new(((self.bits >> 9) & 0x01) != 0)
287    }
288    #[doc = "Bit 8 - This bit holds the parity error interrupt status masked."]
289    #[inline(always)]
290    pub fn pemis(&self) -> PEMIS_R {
291        PEMIS_R::new(((self.bits >> 8) & 0x01) != 0)
292    }
293    #[doc = "Bit 7 - This bit holds the framing error interrupt status masked."]
294    #[inline(always)]
295    pub fn femis(&self) -> FEMIS_R {
296        FEMIS_R::new(((self.bits >> 7) & 0x01) != 0)
297    }
298    #[doc = "Bit 6 - This bit holds the receive timeout interrupt status masked."]
299    #[inline(always)]
300    pub fn rtmis(&self) -> RTMIS_R {
301        RTMIS_R::new(((self.bits >> 6) & 0x01) != 0)
302    }
303    #[doc = "Bit 5 - This bit holds the transmit interrupt status masked."]
304    #[inline(always)]
305    pub fn txmis(&self) -> TXMIS_R {
306        TXMIS_R::new(((self.bits >> 5) & 0x01) != 0)
307    }
308    #[doc = "Bit 4 - This bit holds the receive interrupt status masked."]
309    #[inline(always)]
310    pub fn rxmis(&self) -> RXMIS_R {
311        RXMIS_R::new(((self.bits >> 4) & 0x01) != 0)
312    }
313    #[doc = "Bit 3 - This bit holds the modem DSR interrupt status masked."]
314    #[inline(always)]
315    pub fn dsrmmis(&self) -> DSRMMIS_R {
316        DSRMMIS_R::new(((self.bits >> 3) & 0x01) != 0)
317    }
318    #[doc = "Bit 2 - This bit holds the modem DCD interrupt status masked."]
319    #[inline(always)]
320    pub fn dcdmmis(&self) -> DCDMMIS_R {
321        DCDMMIS_R::new(((self.bits >> 2) & 0x01) != 0)
322    }
323    #[doc = "Bit 1 - This bit holds the modem CTS interrupt status masked."]
324    #[inline(always)]
325    pub fn ctsmmis(&self) -> CTSMMIS_R {
326        CTSMMIS_R::new(((self.bits >> 1) & 0x01) != 0)
327    }
328    #[doc = "Bit 0 - This bit holds the modem TXCMP interrupt status masked."]
329    #[inline(always)]
330    pub fn txcmpmmis(&self) -> TXCMPMMIS_R {
331        TXCMPMMIS_R::new((self.bits & 0x01) != 0)
332    }
333}
334impl W {
335    #[doc = "Bit 10 - This bit holds the overflow interrupt status masked."]
336    #[inline(always)]
337    pub fn oemis(&mut self) -> OEMIS_W {
338        OEMIS_W { w: self }
339    }
340    #[doc = "Bit 9 - This bit holds the break error interrupt status masked."]
341    #[inline(always)]
342    pub fn bemis(&mut self) -> BEMIS_W {
343        BEMIS_W { w: self }
344    }
345    #[doc = "Bit 8 - This bit holds the parity error interrupt status masked."]
346    #[inline(always)]
347    pub fn pemis(&mut self) -> PEMIS_W {
348        PEMIS_W { w: self }
349    }
350    #[doc = "Bit 7 - This bit holds the framing error interrupt status masked."]
351    #[inline(always)]
352    pub fn femis(&mut self) -> FEMIS_W {
353        FEMIS_W { w: self }
354    }
355    #[doc = "Bit 6 - This bit holds the receive timeout interrupt status masked."]
356    #[inline(always)]
357    pub fn rtmis(&mut self) -> RTMIS_W {
358        RTMIS_W { w: self }
359    }
360    #[doc = "Bit 5 - This bit holds the transmit interrupt status masked."]
361    #[inline(always)]
362    pub fn txmis(&mut self) -> TXMIS_W {
363        TXMIS_W { w: self }
364    }
365    #[doc = "Bit 4 - This bit holds the receive interrupt status masked."]
366    #[inline(always)]
367    pub fn rxmis(&mut self) -> RXMIS_W {
368        RXMIS_W { w: self }
369    }
370    #[doc = "Bit 3 - This bit holds the modem DSR interrupt status masked."]
371    #[inline(always)]
372    pub fn dsrmmis(&mut self) -> DSRMMIS_W {
373        DSRMMIS_W { w: self }
374    }
375    #[doc = "Bit 2 - This bit holds the modem DCD interrupt status masked."]
376    #[inline(always)]
377    pub fn dcdmmis(&mut self) -> DCDMMIS_W {
378        DCDMMIS_W { w: self }
379    }
380    #[doc = "Bit 1 - This bit holds the modem CTS interrupt status masked."]
381    #[inline(always)]
382    pub fn ctsmmis(&mut self) -> CTSMMIS_W {
383        CTSMMIS_W { w: self }
384    }
385    #[doc = "Bit 0 - This bit holds the modem TXCMP interrupt status masked."]
386    #[inline(always)]
387    pub fn txcmpmmis(&mut self) -> TXCMPMMIS_W {
388        TXCMPMMIS_W { w: self }
389    }
390}