[−][src]Module ambiq_apollo1_pac::adc::sl5cfg
Slot 5 Configuration Register
Structs
ADSEL5_W | Write proxy for field |
CHSEL5_W | Write proxy for field |
SLEN5_W | Write proxy for field |
THSEL5_W | Write proxy for field |
WCEN5_W | Write proxy for field |
Enums
ADSEL5_A | Select number of measurements to average in the accumulate divide module for this slot. |
CHSEL5_A | Select one of the 13 channel inputs for this slot. |
SLEN5_A | This bit enables slot 5 for ADC conversions. |
THSEL5_A | Select track and hold delay for this slot. NOTE: The track and hold delay must be less than 50us for correct operation. When the ADC is configured to use the 1.5Mhz clock, the track and hold delay cannot exceed 64 clocks. |
WCEN5_A | This bit enables the window compare function for slot 5. |
Type Definitions
ADSEL5_R | Reader of field |
CHSEL5_R | Reader of field |
R | Reader of register SL5CFG |
SLEN5_R | Reader of field |
THSEL5_R | Reader of field |
W | Writer for register SL5CFG |
WCEN5_R | Reader of field |