[][src]Module ambiq_apollo1_pac::adc::sl6cfg

Slot 6 Configuration Register

Structs

ADSEL6_W

Write proxy for field ADSEL6

CHSEL6_W

Write proxy for field CHSEL6

SLEN6_W

Write proxy for field SLEN6

THSEL6_W

Write proxy for field THSEL6

WCEN6_W

Write proxy for field WCEN6

Enums

ADSEL6_A

Select the number of measurements to average in the accumulate divide module for this slot.

CHSEL6_A

Select one of the 13 channel inputs for this slot.

SLEN6_A

This bit enables slot 6 for ADC conversions.

THSEL6_A

Select track and hold delay for this slot. NOTE: The track and hold delay must be less than 50us for correct operation. When the ADC is configured to use the 1.5Mhz clock, the track and hold delay cannot exceed 64 clocks.

WCEN6_A

This bit enables the window compare function for slot 6.

Type Definitions

ADSEL6_R

Reader of field ADSEL6

CHSEL6_R

Reader of field CHSEL6

R

Reader of register SL6CFG

SLEN6_R

Reader of field SLEN6

THSEL6_R

Reader of field THSEL6

W

Writer for register SL6CFG

WCEN6_R

Reader of field WCEN6