[][src]Module ambiq_apollo1_pac::adc::sl4cfg

Slot 4 Configuration Register

Structs

ADSEL4_W

Write proxy for field ADSEL4

CHSEL4_W

Write proxy for field CHSEL4

SLEN4_W

Write proxy for field SLEN4

THSEL4_W

Write proxy for field THSEL4

WCEN4_W

Write proxy for field WCEN4

Enums

ADSEL4_A

Select the number of measurements to average in the accumulate divide module for this slot.

CHSEL4_A

Select one of the 13 channel inputs for this slot.

SLEN4_A

This bit enables slot 4 for ADC conversions.

THSEL4_A

Select the track and hold delay for this slot. NOTE: The track and hold delay must be less than 50us for correct operation. When the ADC is configured to use the 1.5Mhz clock, the track and hold delay cannot exceed 64 clocks.

WCEN4_A

This bit enables the window compare function for slot 4.

Type Definitions

ADSEL4_R

Reader of field ADSEL4

CHSEL4_R

Reader of field CHSEL4

R

Reader of register SL4CFG

SLEN4_R

Reader of field SLEN4

THSEL4_R

Reader of field THSEL4

W

Writer for register SL4CFG

WCEN4_R

Reader of field WCEN4