[][src]Module ambiq_apollo1_pac::adc::sl1cfg

Slot 1 Configuration Register

Structs

ADSEL1_W

Write proxy for field ADSEL1

CHSEL1_W

Write proxy for field CHSEL1

SLEN1_W

Write proxy for field SLEN1

THSEL1_W

Write proxy for field THSEL1

WCEN1_W

Write proxy for field WCEN1

Enums

ADSEL1_A

Select the number of measurements to average in the accumulate divide module for this slot.

CHSEL1_A

Select one of the 13 channel inputs for this slot.

SLEN1_A

This bit enables slot 1 for ADC conversions.

THSEL1_A

Select the track and hold delay for this slot. NOTE: The track and hold delay must be less than 50us for correct operation. When the ADC is configured to use the 1.5 Mhz clock, the track and hold delay cannot exceed 64 clocks.

WCEN1_A

This bit enables the window compare function for slot 1.

Type Definitions

ADSEL1_R

Reader of field ADSEL1

CHSEL1_R

Reader of field CHSEL1

R

Reader of register SL1CFG

SLEN1_R

Reader of field SLEN1

THSEL1_R

Reader of field THSEL1

W

Writer for register SL1CFG

WCEN1_R

Reader of field WCEN1