aluvm/vm.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
// Reference rust implementation of AluVM (arithmetic logic unit virtual machine).
// To find more on AluVM please check <https://aluvm.org>
//
// SPDX-License-Identifier: Apache-2.0
//
// Designed in 2021-2025 by Dr Maxim Orlovsky <orlovsky@ubideco.org>
// Written in 2021-2025 by Dr Maxim Orlovsky <orlovsky@ubideco.org>
//
// Copyright (C) 2021-2024 LNP/BP Standards Association, Switzerland.
// Copyright (C) 2024-2025 Laboratories for Ubiquitous Deterministic Computing (UBIDECO),
// Institute for Distributed and Cognitive Systems (InDCS), Switzerland.
// Copyright (C) 2021-2025 Dr Maxim Orlovsky.
// All rights under the above copyrights are reserved.
//
// Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except
// in compliance with the License. You may obtain a copy of the License at
//
// http://www.apache.org/licenses/LICENSE-2.0
//
// Unless required by applicable law or agreed to in writing, software distributed under the License
// is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express
// or implied. See the License for the specific language governing permissions and limitations under
// the License.
//! Alu virtual machine
use core::marker::PhantomData;
use crate::core::{Core, CoreConfig, CoreExt, Status};
use crate::isa::{Instr, Instruction};
use crate::library::{Lib, LibId, LibSite};
/// Alu virtual machine providing single-core execution environment
#[derive(Clone, Debug, Default)]
pub struct Vm<Isa = Instr<LibId>>
where Isa: Instruction<LibId>
{
/// A set of registers
pub core: Core<LibId, Isa::Core>,
phantom: PhantomData<Isa>,
}
/// Runtime for program execution.
impl<Isa> Vm<Isa>
where Isa: Instruction<LibId>
{
/// Constructs new virtual machine instance with default core configuration.
pub fn new() -> Self { Self { core: Core::new(), phantom: Default::default() } }
/// Constructs new virtual machine instance with default core configuration.
pub fn with(config: CoreConfig, cx_config: <Isa::Core as CoreExt>::Config) -> Self {
Self {
core: Core::with(config, cx_config),
phantom: Default::default(),
}
}
/// Resets all registers of the VM except those which were set up with the config object.
pub fn reset(&mut self) { self.core.reset(); }
/// Executes the program starting from the provided entry point.
///
/// # Returns
///
/// Value of the `st0` register at the end of the program execution.
pub fn exec<'prog>(
&mut self,
entry_point: LibSite,
context: &Isa::Context<'_>,
lib_resolver: impl Fn(LibId) -> Option<&'prog Lib>,
) -> Status {
let mut call = Some(entry_point);
while let Some(ref mut site) = call {
if let Some(lib) = lib_resolver(site.lib_id) {
call = lib.exec::<Isa>(site.offset, &mut self.core, context);
} else if let Some(pos) = site.offset.checked_add(1) {
site.offset = pos;
} else {
call = None;
};
}
self.core.ck()
}
}