aarch32_cpu/register/armv8r/
prlar11.rs1use crate::register::{SysReg, SysRegRead, SysRegWrite};
4
5#[derive(Debug, Clone, Copy)]
7#[cfg_attr(feature = "defmt", derive(defmt::Format))]
8#[cfg_attr(feature = "serde", derive(serde::Serialize, serde::Deserialize))]
9pub struct Prlar11(pub u32);
10
11impl SysReg for Prlar11 {
12 const CP: u32 = 15;
13 const CRN: u32 = 6;
14 const OP1: u32 = 0;
15 const CRM: u32 = 13;
16 const OP2: u32 = 5;
17}
18
19impl crate::register::SysRegRead for Prlar11 {}
20
21impl Prlar11 {
22 #[inline]
23 pub fn read() -> Prlar11 {
25 unsafe { Self(<Self as SysRegRead>::read_raw()) }
26 }
27}
28
29impl crate::register::SysRegWrite for Prlar11 {}
30
31impl Prlar11 {
32 #[inline]
33 pub unsafe fn write(value: Self) {
39 unsafe {
40 <Self as SysRegWrite>::write_raw(value.0);
41 }
42 }
43}