Skip to main content

ADuCM302x/busm0/
arbit3.rs

1#[doc = "Reader of register ARBIT3"]
2pub type R = crate::R<u32, super::ARBIT3>;
3#[doc = "Writer for register ARBIT3"]
4pub type W = crate::W<u32, super::ARBIT3>;
5#[doc = "Register ARBIT3 `reset()`'s with value 0x0001_0002"]
6impl crate::ResetValue for super::ARBIT3 {
7    type Type = u32;
8    #[inline(always)]
9    fn reset_value() -> Self::Type {
10        0x0001_0002
11    }
12}
13#[doc = "Reader of field `APB16_CORE`"]
14pub type APB16_CORE_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `APB16_CORE`"]
16pub struct APB16_CORE_W<'a> {
17    w: &'a mut W,
18}
19impl<'a> APB16_CORE_W<'a> {
20    #[doc = r"Sets the field bit"]
21    #[inline(always)]
22    pub fn set_bit(self) -> &'a mut W {
23        self.bit(true)
24    }
25    #[doc = r"Clears the field bit"]
26    #[inline(always)]
27    pub fn clear_bit(self) -> &'a mut W {
28        self.bit(false)
29    }
30    #[doc = r"Writes raw bits to the field"]
31    #[inline(always)]
32    pub fn bit(self, value: bool) -> &'a mut W {
33        self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01);
34        self.w
35    }
36}
37#[doc = "Reader of field `APB16_DMA1`"]
38pub type APB16_DMA1_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `APB16_DMA1`"]
40pub struct APB16_DMA1_W<'a> {
41    w: &'a mut W,
42}
43impl<'a> APB16_DMA1_W<'a> {
44    #[doc = r"Sets the field bit"]
45    #[inline(always)]
46    pub fn set_bit(self) -> &'a mut W {
47        self.bit(true)
48    }
49    #[doc = r"Clears the field bit"]
50    #[inline(always)]
51    pub fn clear_bit(self) -> &'a mut W {
52        self.bit(false)
53    }
54    #[doc = r"Writes raw bits to the field"]
55    #[inline(always)]
56    pub fn bit(self, value: bool) -> &'a mut W {
57        self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1);
58        self.w
59    }
60}
61#[doc = "Reader of field `APB16_4DMA_CORE`"]
62pub type APB16_4DMA_CORE_R = crate::R<bool, bool>;
63#[doc = "Write proxy for field `APB16_4DMA_CORE`"]
64pub struct APB16_4DMA_CORE_W<'a> {
65    w: &'a mut W,
66}
67impl<'a> APB16_4DMA_CORE_W<'a> {
68    #[doc = r"Sets the field bit"]
69    #[inline(always)]
70    pub fn set_bit(self) -> &'a mut W {
71        self.bit(true)
72    }
73    #[doc = r"Clears the field bit"]
74    #[inline(always)]
75    pub fn clear_bit(self) -> &'a mut W {
76        self.bit(false)
77    }
78    #[doc = r"Writes raw bits to the field"]
79    #[inline(always)]
80    pub fn bit(self, value: bool) -> &'a mut W {
81        self.w.bits = (self.w.bits & !(0x01 << 16)) | (((value as u32) & 0x01) << 16);
82        self.w
83    }
84}
85#[doc = "Reader of field `APB16_4DMA_DMA1`"]
86pub type APB16_4DMA_DMA1_R = crate::R<bool, bool>;
87#[doc = "Write proxy for field `APB16_4DMA_DMA1`"]
88pub struct APB16_4DMA_DMA1_W<'a> {
89    w: &'a mut W,
90}
91impl<'a> APB16_4DMA_DMA1_W<'a> {
92    #[doc = r"Sets the field bit"]
93    #[inline(always)]
94    pub fn set_bit(self) -> &'a mut W {
95        self.bit(true)
96    }
97    #[doc = r"Clears the field bit"]
98    #[inline(always)]
99    pub fn clear_bit(self) -> &'a mut W {
100        self.bit(false)
101    }
102    #[doc = r"Writes raw bits to the field"]
103    #[inline(always)]
104    pub fn bit(self, value: bool) -> &'a mut W {
105        self.w.bits = (self.w.bits & !(0x01 << 17)) | (((value as u32) & 0x01) << 17);
106        self.w
107    }
108}
109impl R {
110    #[doc = "Bit 0 - APB16 priority for CORE"]
111    #[inline(always)]
112    pub fn apb16_core(&self) -> APB16_CORE_R {
113        APB16_CORE_R::new((self.bits & 0x01) != 0)
114    }
115    #[doc = "Bit 1 - APB16 priority for DMA1"]
116    #[inline(always)]
117    pub fn apb16_dma1(&self) -> APB16_DMA1_R {
118        APB16_DMA1_R::new(((self.bits >> 1) & 0x01) != 0)
119    }
120    #[doc = "Bit 16 - APB16 for dma priority for CORE"]
121    #[inline(always)]
122    pub fn apb16_4dma_core(&self) -> APB16_4DMA_CORE_R {
123        APB16_4DMA_CORE_R::new(((self.bits >> 16) & 0x01) != 0)
124    }
125    #[doc = "Bit 17 - APB16 for dma priority for DMA1"]
126    #[inline(always)]
127    pub fn apb16_4dma_dma1(&self) -> APB16_4DMA_DMA1_R {
128        APB16_4DMA_DMA1_R::new(((self.bits >> 17) & 0x01) != 0)
129    }
130}
131impl W {
132    #[doc = "Bit 0 - APB16 priority for CORE"]
133    #[inline(always)]
134    pub fn apb16_core(&mut self) -> APB16_CORE_W {
135        APB16_CORE_W { w: self }
136    }
137    #[doc = "Bit 1 - APB16 priority for DMA1"]
138    #[inline(always)]
139    pub fn apb16_dma1(&mut self) -> APB16_DMA1_W {
140        APB16_DMA1_W { w: self }
141    }
142    #[doc = "Bit 16 - APB16 for dma priority for CORE"]
143    #[inline(always)]
144    pub fn apb16_4dma_core(&mut self) -> APB16_4DMA_CORE_W {
145        APB16_4DMA_CORE_W { w: self }
146    }
147    #[doc = "Bit 17 - APB16 for dma priority for DMA1"]
148    #[inline(always)]
149    pub fn apb16_4dma_dma1(&mut self) -> APB16_4DMA_DMA1_W {
150        APB16_4DMA_DMA1_W { w: self }
151    }
152}