Type Alias xmc4800::ebu::busrcon0::R

source ·
pub type R = R<BUSRCON0_SPEC>;
Expand description

Register BUSRCON0 reader

Aliased Type§

struct R { /* private fields */ }

Implementations§

source§

impl R

source

pub fn fetblen(&self) -> FETBLEN_R

Bits 0:2 - Burst Length for Synchronous Burst

source

pub fn fbbmsel(&self) -> FBBMSEL_R

Bit 3 - Synchronous burst buffer mode select

source

pub fn bfsss(&self) -> BFSSS_R

Bit 4 - Read Single Stage Synchronization:

source

pub fn fdbken(&self) -> FDBKEN_R

Bit 5 - Burst FLASH Clock Feedback Enable

source

pub fn bfcmsel(&self) -> BFCMSEL_R

Bit 6 - Burst Flash Clock Mode Select

source

pub fn naa(&self) -> NAA_R

Bit 7 - Enable flash non-array access workaround

source

pub fn ecse(&self) -> ECSE_R

Bit 16 - Early Chip Select for Synchronous Burst

source

pub fn ebse(&self) -> EBSE_R

Bit 17 - Early Burst Signal Enable for Synchronous Burst

source

pub fn dba(&self) -> DBA_R

Bit 18 - Disable Burst Address Wrapping

source

pub fn waitinv(&self) -> WAITINV_R

Bit 19 - Reversed polarity at WAIT

source

pub fn bcgen(&self) -> BCGEN_R

Bits 20:21 - Byte Control Signal Control

source

pub fn portw(&self) -> PORTW_R

Bits 22:23 - Device Addressing Mode

source

pub fn wait(&self) -> WAIT_R

Bits 24:25 - External Wait Control: 0=OFF (default after reset)., 1=Asynchronous input at WAIT., 2=Synchronous input at WAIT., 3=reserved., 0=OFF (default after reset)., 1=Wait for page load (Early WAIT)., 2=Wait for page load (WAIT with data)., 3=Abort and retry access.,

source

pub fn aap(&self) -> AAP_R

Bit 26 - Asynchronous Address phase:

source

pub fn agen(&self) -> AGEN_R

Bits 28:31 - Device Type for Region