#[doc = "Register `CLC` reader"]
pub type R = crate::R<CLC_SPEC>;
#[doc = "Register `CLC` writer"]
pub type W = crate::W<CLC_SPEC>;
#[doc = "Module Disable Request Bit\n\nValue on reset: 1"]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum DISR_A {
#[doc = "0: On request: enable the module clock"]
VALUE1 = 0,
#[doc = "1: Off request: stop the module clock"]
VALUE2 = 1,
}
impl From<DISR_A> for bool {
#[inline(always)]
fn from(variant: DISR_A) -> Self {
variant as u8 != 0
}
}
#[doc = "Field `DISR` reader - Module Disable Request Bit"]
pub type DISR_R = crate::BitReader<DISR_A>;
impl DISR_R {
#[doc = "Get enumerated values variant"]
#[inline(always)]
pub const fn variant(&self) -> DISR_A {
match self.bits {
false => DISR_A::VALUE1,
true => DISR_A::VALUE2,
}
}
#[doc = "On request: enable the module clock"]
#[inline(always)]
pub fn is_value1(&self) -> bool {
*self == DISR_A::VALUE1
}
#[doc = "Off request: stop the module clock"]
#[inline(always)]
pub fn is_value2(&self) -> bool {
*self == DISR_A::VALUE2
}
}
#[doc = "Field `DISR` writer - Module Disable Request Bit"]
pub type DISR_W<'a, REG> = crate::BitWriter<'a, REG, DISR_A>;
impl<'a, REG> DISR_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
#[doc = "On request: enable the module clock"]
#[inline(always)]
pub fn value1(self) -> &'a mut crate::W<REG> {
self.variant(DISR_A::VALUE1)
}
#[doc = "Off request: stop the module clock"]
#[inline(always)]
pub fn value2(self) -> &'a mut crate::W<REG> {
self.variant(DISR_A::VALUE2)
}
}
#[doc = "Module Disable Status Bit\n\nValue on reset: 1"]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum DISS_A {
#[doc = "0: Module clock is enabled"]
VALUE1 = 0,
#[doc = "1: Off: module is not clocked"]
VALUE2 = 1,
}
impl From<DISS_A> for bool {
#[inline(always)]
fn from(variant: DISS_A) -> Self {
variant as u8 != 0
}
}
#[doc = "Field `DISS` reader - Module Disable Status Bit"]
pub type DISS_R = crate::BitReader<DISS_A>;
impl DISS_R {
#[doc = "Get enumerated values variant"]
#[inline(always)]
pub const fn variant(&self) -> DISS_A {
match self.bits {
false => DISS_A::VALUE1,
true => DISS_A::VALUE2,
}
}
#[doc = "Module clock is enabled"]
#[inline(always)]
pub fn is_value1(&self) -> bool {
*self == DISS_A::VALUE1
}
#[doc = "Off: module is not clocked"]
#[inline(always)]
pub fn is_value2(&self) -> bool {
*self == DISS_A::VALUE2
}
}
#[doc = "Sleep Mode Enable Control\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum EDIS_A {
#[doc = "0: Sleep mode request is enabled and functional"]
VALUE1 = 0,
#[doc = "1: Module disregards the sleep mode control signal"]
VALUE2 = 1,
}
impl From<EDIS_A> for bool {
#[inline(always)]
fn from(variant: EDIS_A) -> Self {
variant as u8 != 0
}
}
#[doc = "Field `EDIS` reader - Sleep Mode Enable Control"]
pub type EDIS_R = crate::BitReader<EDIS_A>;
impl EDIS_R {
#[doc = "Get enumerated values variant"]
#[inline(always)]
pub const fn variant(&self) -> EDIS_A {
match self.bits {
false => EDIS_A::VALUE1,
true => EDIS_A::VALUE2,
}
}
#[doc = "Sleep mode request is enabled and functional"]
#[inline(always)]
pub fn is_value1(&self) -> bool {
*self == EDIS_A::VALUE1
}
#[doc = "Module disregards the sleep mode control signal"]
#[inline(always)]
pub fn is_value2(&self) -> bool {
*self == EDIS_A::VALUE2
}
}
#[doc = "Field `EDIS` writer - Sleep Mode Enable Control"]
pub type EDIS_W<'a, REG> = crate::BitWriter<'a, REG, EDIS_A>;
impl<'a, REG> EDIS_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
#[doc = "Sleep mode request is enabled and functional"]
#[inline(always)]
pub fn value1(self) -> &'a mut crate::W<REG> {
self.variant(EDIS_A::VALUE1)
}
#[doc = "Module disregards the sleep mode control signal"]
#[inline(always)]
pub fn value2(self) -> &'a mut crate::W<REG> {
self.variant(EDIS_A::VALUE2)
}
}
impl R {
#[doc = "Bit 0 - Module Disable Request Bit"]
#[inline(always)]
pub fn disr(&self) -> DISR_R {
DISR_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - Module Disable Status Bit"]
#[inline(always)]
pub fn diss(&self) -> DISS_R {
DISS_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 3 - Sleep Mode Enable Control"]
#[inline(always)]
pub fn edis(&self) -> EDIS_R {
EDIS_R::new(((self.bits >> 3) & 1) != 0)
}
}
impl W {
#[doc = "Bit 0 - Module Disable Request Bit"]
#[inline(always)]
#[must_use]
pub fn disr(&mut self) -> DISR_W<CLC_SPEC> {
DISR_W::new(self, 0)
}
#[doc = "Bit 3 - Sleep Mode Enable Control"]
#[inline(always)]
#[must_use]
pub fn edis(&mut self) -> EDIS_W<CLC_SPEC> {
EDIS_W::new(self, 3)
}
}
#[doc = "Clock Control Register\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`clc::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`clc::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct CLC_SPEC;
impl crate::RegisterSpec for CLC_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [`clc::R`](R) reader structure"]
impl crate::Readable for CLC_SPEC {}
#[doc = "`write(|w| ..)` method takes [`clc::W`](W) writer structure"]
impl crate::Writable for CLC_SPEC {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets CLC to value 0x03"]
impl crate::Resettable for CLC_SPEC {
const RESET_VALUE: u32 = 0x03;
}