1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
#[doc = "Register `BSEC_OTP_DATA36` reader"]
pub struct R(crate::R<BSEC_OTP_DATA36_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<BSEC_OTP_DATA36_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<BSEC_OTP_DATA36_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<BSEC_OTP_DATA36_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `BSEC_OTP_DATA36` writer"]
pub struct W(crate::W<BSEC_OTP_DATA36_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<BSEC_OTP_DATA36_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<BSEC_OTP_DATA36_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<BSEC_OTP_DATA36_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `DATA` reader - DATA"]
pub type DATA_R = crate::FieldReader<u32, u32>;
#[doc = "Field `DATA` writer - DATA"]
pub type DATA_W<'a, const O: u8> =
    crate::FieldWriter<'a, u32, BSEC_OTP_DATA36_SPEC, u32, u32, 32, O>;
impl R {
    #[doc = "Bits 0:31 - DATA"]
    #[inline(always)]
    pub fn data(&self) -> DATA_R {
        DATA_R::new(self.bits)
    }
}
impl W {
    #[doc = "Bits 0:31 - DATA"]
    #[inline(always)]
    pub fn data(&mut self) -> DATA_W<0> {
        DATA_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "Several OTP directly impact BSEC behavior, such as: BSEC_OTP_DATA0\\[6:0\\]
(see Table15: OTP modes definition on page175) BSEC_OTP_DATA1, 16 lsb used for SoC features control BSEC_OTP_DATA2, 2 lsb used to control the RAM handling The reset value depends on the actual OTP programmed value and the OTP mode.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [bsec_otp_data36](index.html) module"]
pub struct BSEC_OTP_DATA36_SPEC;
impl crate::RegisterSpec for BSEC_OTP_DATA36_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [bsec_otp_data36::R](R) reader structure"]
impl crate::Readable for BSEC_OTP_DATA36_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [bsec_otp_data36::W](W) writer structure"]
impl crate::Writable for BSEC_OTP_DATA36_SPEC {
    type Writer = W;
}
#[doc = "`reset()` method sets BSEC_OTP_DATA36 to value 0"]
impl crate::Resettable for BSEC_OTP_DATA36_SPEC {
    #[inline(always)]
    fn reset_value() -> Self::Ux {
        0
    }
}