1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
#[doc = "Register `XIDFC` reader"]
pub struct R(crate::R<XIDFC_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<XIDFC_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<XIDFC_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<XIDFC_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `XIDFC` writer"]
pub struct W(crate::W<XIDFC_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<XIDFC_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<XIDFC_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<XIDFC_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `FLESA` reader - Filter List Standard Start Address"]
pub type FLESA_R = crate::FieldReader<u16, u16>;
#[doc = "Field `FLESA` writer - Filter List Standard Start Address"]
pub type FLESA_W<'a, const O: u8> = crate::FieldWriter<'a, u32, XIDFC_SPEC, u16, u16, 14, O>;
#[doc = "Field `LSE` reader - List Size Extended"]
pub type LSE_R = crate::FieldReader<u8, u8>;
#[doc = "Field `LSE` writer - List Size Extended"]
pub type LSE_W<'a, const O: u8> = crate::FieldWriter<'a, u32, XIDFC_SPEC, u8, u8, 8, O>;
impl R {
    #[doc = "Bits 2:15 - Filter List Standard Start Address"]
    #[inline(always)]
    pub fn flesa(&self) -> FLESA_R {
        FLESA_R::new(((self.bits >> 2) & 0x3fff) as u16)
    }
    #[doc = "Bits 16:23 - List Size Extended"]
    #[inline(always)]
    pub fn lse(&self) -> LSE_R {
        LSE_R::new(((self.bits >> 16) & 0xff) as u8)
    }
}
impl W {
    #[doc = "Bits 2:15 - Filter List Standard Start Address"]
    #[inline(always)]
    pub fn flesa(&mut self) -> FLESA_W<2> {
        FLESA_W::new(self)
    }
    #[doc = "Bits 16:23 - List Size Extended"]
    #[inline(always)]
    pub fn lse(&mut self) -> LSE_W<16> {
        LSE_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "FDCAN Extended ID Filter Configuration Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [xidfc](index.html) module"]
pub struct XIDFC_SPEC;
impl crate::RegisterSpec for XIDFC_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [xidfc::R](R) reader structure"]
impl crate::Readable for XIDFC_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [xidfc::W](W) writer structure"]
impl crate::Writable for XIDFC_SPEC {
    type Writer = W;
}
#[doc = "`reset()` method sets XIDFC to value 0"]
impl crate::Resettable for XIDFC_SPEC {
    #[inline(always)]
    fn reset_value() -> Self::Ux {
        0
    }
}