1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
#[doc = "Register `ODR` reader"]
pub struct R(crate::R<ODR_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<ODR_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<ODR_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<ODR_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `ODR` writer"]
pub struct W(crate::W<ODR_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<ODR_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<ODR_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<ODR_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR15_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR14_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR13_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR12_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR11_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR10_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR9_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR8_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR7_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR6_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR5_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR4_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR3_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR2_A;
#[doc = "Port output data (y = 0..15)"]
pub use ODR0_A as ODR1_A;
#[doc = "Field `ODR15` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR15_R;
#[doc = "Field `ODR14` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR14_R;
#[doc = "Field `ODR13` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR13_R;
#[doc = "Field `ODR12` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR12_R;
#[doc = "Field `ODR11` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR11_R;
#[doc = "Field `ODR10` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR10_R;
#[doc = "Field `ODR9` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR9_R;
#[doc = "Field `ODR8` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR8_R;
#[doc = "Field `ODR7` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR7_R;
#[doc = "Field `ODR6` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR6_R;
#[doc = "Field `ODR5` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR5_R;
#[doc = "Field `ODR4` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR4_R;
#[doc = "Field `ODR3` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR3_R;
#[doc = "Field `ODR2` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR2_R;
#[doc = "Field `ODR1` reader - Port output data (y = 0..15)"]
pub use ODR0_R as ODR1_R;
#[doc = "Field `ODR15` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR15_W;
#[doc = "Field `ODR14` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR14_W;
#[doc = "Field `ODR13` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR13_W;
#[doc = "Field `ODR12` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR12_W;
#[doc = "Field `ODR11` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR11_W;
#[doc = "Field `ODR10` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR10_W;
#[doc = "Field `ODR9` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR9_W;
#[doc = "Field `ODR8` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR8_W;
#[doc = "Field `ODR7` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR7_W;
#[doc = "Field `ODR6` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR6_W;
#[doc = "Field `ODR5` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR5_W;
#[doc = "Field `ODR4` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR4_W;
#[doc = "Field `ODR3` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR3_W;
#[doc = "Field `ODR2` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR2_W;
#[doc = "Field `ODR1` writer - Port output data (y = 0..15)"]
pub use ODR0_W as ODR1_W;
#[doc = "Port output data (y = 0..15)\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum ODR0_A {
    #[doc = "0: Set output to logic low"]
    Low = 0,
    #[doc = "1: Set output to logic high"]
    High = 1,
}
impl From<ODR0_A> for bool {
    #[inline(always)]
    fn from(variant: ODR0_A) -> Self {
        variant as u8 != 0
    }
}
#[doc = "Field `ODR0` reader - Port output data (y = 0..15)"]
pub type ODR0_R = crate::BitReader<ODR0_A>;
impl ODR0_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> ODR0_A {
        match self.bits {
            false => ODR0_A::Low,
            true => ODR0_A::High,
        }
    }
    #[doc = "Checks if the value of the field is `Low`"]
    #[inline(always)]
    pub fn is_low(&self) -> bool {
        *self == ODR0_A::Low
    }
    #[doc = "Checks if the value of the field is `High`"]
    #[inline(always)]
    pub fn is_high(&self) -> bool {
        *self == ODR0_A::High
    }
}
#[doc = "Field `ODR0` writer - Port output data (y = 0..15)"]
pub type ODR0_W<'a, const O: u8> = crate::BitWriter<'a, u32, ODR_SPEC, ODR0_A, O>;
impl<'a, const O: u8> ODR0_W<'a, O> {
    #[doc = "Set output to logic low"]
    #[inline(always)]
    pub fn low(self) -> &'a mut W {
        self.variant(ODR0_A::Low)
    }
    #[doc = "Set output to logic high"]
    #[inline(always)]
    pub fn high(self) -> &'a mut W {
        self.variant(ODR0_A::High)
    }
}
impl R {
    #[doc = "Bit 15 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr15(&self) -> ODR15_R {
        ODR15_R::new(((self.bits >> 15) & 1) != 0)
    }
    #[doc = "Bit 14 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr14(&self) -> ODR14_R {
        ODR14_R::new(((self.bits >> 14) & 1) != 0)
    }
    #[doc = "Bit 13 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr13(&self) -> ODR13_R {
        ODR13_R::new(((self.bits >> 13) & 1) != 0)
    }
    #[doc = "Bit 12 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr12(&self) -> ODR12_R {
        ODR12_R::new(((self.bits >> 12) & 1) != 0)
    }
    #[doc = "Bit 11 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr11(&self) -> ODR11_R {
        ODR11_R::new(((self.bits >> 11) & 1) != 0)
    }
    #[doc = "Bit 10 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr10(&self) -> ODR10_R {
        ODR10_R::new(((self.bits >> 10) & 1) != 0)
    }
    #[doc = "Bit 9 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr9(&self) -> ODR9_R {
        ODR9_R::new(((self.bits >> 9) & 1) != 0)
    }
    #[doc = "Bit 8 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr8(&self) -> ODR8_R {
        ODR8_R::new(((self.bits >> 8) & 1) != 0)
    }
    #[doc = "Bit 7 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr7(&self) -> ODR7_R {
        ODR7_R::new(((self.bits >> 7) & 1) != 0)
    }
    #[doc = "Bit 6 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr6(&self) -> ODR6_R {
        ODR6_R::new(((self.bits >> 6) & 1) != 0)
    }
    #[doc = "Bit 5 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr5(&self) -> ODR5_R {
        ODR5_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 4 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr4(&self) -> ODR4_R {
        ODR4_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 3 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr3(&self) -> ODR3_R {
        ODR3_R::new(((self.bits >> 3) & 1) != 0)
    }
    #[doc = "Bit 2 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr2(&self) -> ODR2_R {
        ODR2_R::new(((self.bits >> 2) & 1) != 0)
    }
    #[doc = "Bit 1 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr1(&self) -> ODR1_R {
        ODR1_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bit 0 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr0(&self) -> ODR0_R {
        ODR0_R::new((self.bits & 1) != 0)
    }
}
impl W {
    #[doc = "Bit 15 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr15(&mut self) -> ODR15_W<15> {
        ODR15_W::new(self)
    }
    #[doc = "Bit 14 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr14(&mut self) -> ODR14_W<14> {
        ODR14_W::new(self)
    }
    #[doc = "Bit 13 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr13(&mut self) -> ODR13_W<13> {
        ODR13_W::new(self)
    }
    #[doc = "Bit 12 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr12(&mut self) -> ODR12_W<12> {
        ODR12_W::new(self)
    }
    #[doc = "Bit 11 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr11(&mut self) -> ODR11_W<11> {
        ODR11_W::new(self)
    }
    #[doc = "Bit 10 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr10(&mut self) -> ODR10_W<10> {
        ODR10_W::new(self)
    }
    #[doc = "Bit 9 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr9(&mut self) -> ODR9_W<9> {
        ODR9_W::new(self)
    }
    #[doc = "Bit 8 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr8(&mut self) -> ODR8_W<8> {
        ODR8_W::new(self)
    }
    #[doc = "Bit 7 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr7(&mut self) -> ODR7_W<7> {
        ODR7_W::new(self)
    }
    #[doc = "Bit 6 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr6(&mut self) -> ODR6_W<6> {
        ODR6_W::new(self)
    }
    #[doc = "Bit 5 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr5(&mut self) -> ODR5_W<5> {
        ODR5_W::new(self)
    }
    #[doc = "Bit 4 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr4(&mut self) -> ODR4_W<4> {
        ODR4_W::new(self)
    }
    #[doc = "Bit 3 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr3(&mut self) -> ODR3_W<3> {
        ODR3_W::new(self)
    }
    #[doc = "Bit 2 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr2(&mut self) -> ODR2_W<2> {
        ODR2_W::new(self)
    }
    #[doc = "Bit 1 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr1(&mut self) -> ODR1_W<1> {
        ODR1_W::new(self)
    }
    #[doc = "Bit 0 - Port output data (y = 0..15)"]
    #[inline(always)]
    pub fn odr0(&mut self) -> ODR0_W<0> {
        ODR0_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "GPIO port output data register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [odr](index.html) module"]
pub struct ODR_SPEC;
impl crate::RegisterSpec for ODR_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [odr::R](R) reader structure"]
impl crate::Readable for ODR_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [odr::W](W) writer structure"]
impl crate::Writable for ODR_SPEC {
    type Writer = W;
}
#[doc = "`reset()` method sets ODR to value 0"]
impl crate::Resettable for ODR_SPEC {
    #[inline(always)]
    fn reset_value() -> Self::Ux {
        0
    }
}