efm32gg12b830_pac/trng0/
coreclkcontrol.rs

1#[doc = "Register `CORECLKCONTROL` reader"]
2pub struct R(crate::R<CORECLKCONTROL_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<CORECLKCONTROL_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<CORECLKCONTROL_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<CORECLKCONTROL_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `CORECLKCONTROL` writer"]
17pub struct W(crate::W<CORECLKCONTROL_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<CORECLKCONTROL_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<CORECLKCONTROL_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<CORECLKCONTROL_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `CORECLKDIS` reader - Core Clock Disable"]
38pub type CORECLKDIS_R = crate::BitReader<bool>;
39#[doc = "Field `CORECLKDIS` writer - Core Clock Disable"]
40pub type CORECLKDIS_W<'a> = crate::BitWriter<'a, u32, CORECLKCONTROL_SPEC, bool, 0>;
41#[doc = "Field `CORECLKPRESC` reader - Clock division factor of CORECLKPRESC+1"]
42pub type CORECLKPRESC_R = crate::FieldReader<u8, u8>;
43#[doc = "Field `CORECLKPRESC` writer - Clock division factor of CORECLKPRESC+1"]
44pub type CORECLKPRESC_W<'a> = crate::FieldWriter<'a, u32, CORECLKCONTROL_SPEC, u8, u8, 3, 4>;
45impl R {
46    #[doc = "Bit 0 - Core Clock Disable"]
47    #[inline(always)]
48    pub fn coreclkdis(&self) -> CORECLKDIS_R {
49        CORECLKDIS_R::new((self.bits & 1) != 0)
50    }
51    #[doc = "Bits 4:6 - Clock division factor of CORECLKPRESC+1"]
52    #[inline(always)]
53    pub fn coreclkpresc(&self) -> CORECLKPRESC_R {
54        CORECLKPRESC_R::new(((self.bits >> 4) & 7) as u8)
55    }
56}
57impl W {
58    #[doc = "Bit 0 - Core Clock Disable"]
59    #[inline(always)]
60    pub fn coreclkdis(&mut self) -> CORECLKDIS_W {
61        CORECLKDIS_W::new(self)
62    }
63    #[doc = "Bits 4:6 - Clock division factor of CORECLKPRESC+1"]
64    #[inline(always)]
65    pub fn coreclkpresc(&mut self) -> CORECLKPRESC_W {
66        CORECLKPRESC_W::new(self)
67    }
68    #[doc = "Writes raw bits to the register."]
69    #[inline(always)]
70    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
71        self.0.bits(bits);
72        self
73    }
74}
75#[doc = "Core Clock Control Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [coreclkcontrol](index.html) module"]
76pub struct CORECLKCONTROL_SPEC;
77impl crate::RegisterSpec for CORECLKCONTROL_SPEC {
78    type Ux = u32;
79}
80#[doc = "`read()` method returns [coreclkcontrol::R](R) reader structure"]
81impl crate::Readable for CORECLKCONTROL_SPEC {
82    type Reader = R;
83}
84#[doc = "`write(|w| ..)` method takes [coreclkcontrol::W](W) writer structure"]
85impl crate::Writable for CORECLKCONTROL_SPEC {
86    type Writer = W;
87}
88#[doc = "`reset()` method sets CORECLKCONTROL to value 0"]
89impl crate::Resettable for CORECLKCONTROL_SPEC {
90    #[inline(always)]
91    fn reset_value() -> Self::Ux {
92        0
93    }
94}