1
 2
 3
 4
 5
 6
 7
 8
 9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
#[doc = "Reader of register GEN0_CFG0"]
pub type R = crate::R<u32, super::GEN0_CFG0>;
#[doc = "Writer for register GEN0_CFG0"]
pub type W = crate::W<u32, super::GEN0_CFG0>;
#[doc = "Register GEN0_CFG0 `reset()`'s with value 0"]
impl crate::ResetValue for super::GEN0_CFG0 {
    #[inline(always)]
    fn reset_value() -> Self::Ux {
        0
    }
}
#[doc = "Reader of field `GEN0_T1_SEL`"]
pub type GEN0_T1_SEL_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `GEN0_T1_SEL`"]
pub struct GEN0_T1_SEL_W<'a> {
    w: &'a mut W,
}
impl<'a> GEN0_T1_SEL_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x07 << 7)) | (((value as u32) & 0x07) << 7);
        self.w
    }
}
#[doc = "Reader of field `GEN0_T0_SEL`"]
pub type GEN0_T0_SEL_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `GEN0_T0_SEL`"]
pub struct GEN0_T0_SEL_W<'a> {
    w: &'a mut W,
}
impl<'a> GEN0_T0_SEL_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x07 << 4)) | (((value as u32) & 0x07) << 4);
        self.w
    }
}
#[doc = "Reader of field `GEN0_CFG_UPMETHOD`"]
pub type GEN0_CFG_UPMETHOD_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `GEN0_CFG_UPMETHOD`"]
pub struct GEN0_CFG_UPMETHOD_W<'a> {
    w: &'a mut W,
}
impl<'a> GEN0_CFG_UPMETHOD_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !0x0f) | ((value as u32) & 0x0f);
        self.w
    }
}
impl R {
    #[doc = "Bits 7:9"]
    #[inline(always)]
    pub fn gen0_t1_sel(&self) -> GEN0_T1_SEL_R {
        GEN0_T1_SEL_R::new(((self.bits >> 7) & 0x07) as u8)
    }
    #[doc = "Bits 4:6"]
    #[inline(always)]
    pub fn gen0_t0_sel(&self) -> GEN0_T0_SEL_R {
        GEN0_T0_SEL_R::new(((self.bits >> 4) & 0x07) as u8)
    }
    #[doc = "Bits 0:3"]
    #[inline(always)]
    pub fn gen0_cfg_upmethod(&self) -> GEN0_CFG_UPMETHOD_R {
        GEN0_CFG_UPMETHOD_R::new((self.bits & 0x0f) as u8)
    }
}
impl W {
    #[doc = "Bits 7:9"]
    #[inline(always)]
    pub fn gen0_t1_sel(&mut self) -> GEN0_T1_SEL_W {
        GEN0_T1_SEL_W { w: self }
    }
    #[doc = "Bits 4:6"]
    #[inline(always)]
    pub fn gen0_t0_sel(&mut self) -> GEN0_T0_SEL_W {
        GEN0_T0_SEL_W { w: self }
    }
    #[doc = "Bits 0:3"]
    #[inline(always)]
    pub fn gen0_cfg_upmethod(&mut self) -> GEN0_CFG_UPMETHOD_W {
        GEN0_CFG_UPMETHOD_W { w: self }
    }
}