1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
#[doc = "Register `GPIO_CFGCTL18` reader"]
pub struct R(crate::R<GPIO_CFGCTL18_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<GPIO_CFGCTL18_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<GPIO_CFGCTL18_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<GPIO_CFGCTL18_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `GPIO_CFGCTL18` writer"]
pub struct W(crate::W<GPIO_CFGCTL18_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<GPIO_CFGCTL18_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<GPIO_CFGCTL18_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<GPIO_CFGCTL18_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `reg_gpio_36_ie` reader - "]
pub type REG_GPIO_36_IE_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_36_ie` writer - "]
pub type REG_GPIO_36_IE_W<'a, const O: u8> = crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
#[doc = "Field `reg_gpio_36_smt` reader - "]
pub type REG_GPIO_36_SMT_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_36_smt` writer - "]
pub type REG_GPIO_36_SMT_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
#[doc = "Field `reg_gpio_36_drv` reader - "]
pub type REG_GPIO_36_DRV_R = crate::FieldReader<u8, u8>;
#[doc = "Field `reg_gpio_36_drv` writer - "]
pub type REG_GPIO_36_DRV_W<'a, const O: u8> =
    crate::FieldWriter<'a, u32, GPIO_CFGCTL18_SPEC, u8, u8, 2, O>;
#[doc = "Field `reg_gpio_36_pu` reader - "]
pub type REG_GPIO_36_PU_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_36_pu` writer - "]
pub type REG_GPIO_36_PU_W<'a, const O: u8> = crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
#[doc = "Field `reg_gpio_36_pd` reader - "]
pub type REG_GPIO_36_PD_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_36_pd` writer - "]
pub type REG_GPIO_36_PD_W<'a, const O: u8> = crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
#[doc = "Field `reg_gpio_37_ie` reader - "]
pub type REG_GPIO_37_IE_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_37_ie` writer - "]
pub type REG_GPIO_37_IE_W<'a, const O: u8> = crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
#[doc = "Field `reg_gpio_37_smt` reader - "]
pub type REG_GPIO_37_SMT_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_37_smt` writer - "]
pub type REG_GPIO_37_SMT_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
#[doc = "Field `reg_gpio_37_drv` reader - "]
pub type REG_GPIO_37_DRV_R = crate::FieldReader<u8, u8>;
#[doc = "Field `reg_gpio_37_drv` writer - "]
pub type REG_GPIO_37_DRV_W<'a, const O: u8> =
    crate::FieldWriter<'a, u32, GPIO_CFGCTL18_SPEC, u8, u8, 2, O>;
#[doc = "Field `reg_gpio_37_pu` reader - "]
pub type REG_GPIO_37_PU_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_37_pu` writer - "]
pub type REG_GPIO_37_PU_W<'a, const O: u8> = crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
#[doc = "Field `reg_gpio_37_pd` reader - "]
pub type REG_GPIO_37_PD_R = crate::BitReader<bool>;
#[doc = "Field `reg_gpio_37_pd` writer - "]
pub type REG_GPIO_37_PD_W<'a, const O: u8> = crate::BitWriter<'a, u32, GPIO_CFGCTL18_SPEC, bool, O>;
impl R {
    #[doc = "Bit 0"]
    #[inline(always)]
    pub fn reg_gpio_36_ie(&self) -> REG_GPIO_36_IE_R {
        REG_GPIO_36_IE_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1"]
    #[inline(always)]
    pub fn reg_gpio_36_smt(&self) -> REG_GPIO_36_SMT_R {
        REG_GPIO_36_SMT_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bits 2:3"]
    #[inline(always)]
    pub fn reg_gpio_36_drv(&self) -> REG_GPIO_36_DRV_R {
        REG_GPIO_36_DRV_R::new(((self.bits >> 2) & 3) as u8)
    }
    #[doc = "Bit 4"]
    #[inline(always)]
    pub fn reg_gpio_36_pu(&self) -> REG_GPIO_36_PU_R {
        REG_GPIO_36_PU_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 5"]
    #[inline(always)]
    pub fn reg_gpio_36_pd(&self) -> REG_GPIO_36_PD_R {
        REG_GPIO_36_PD_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 16"]
    #[inline(always)]
    pub fn reg_gpio_37_ie(&self) -> REG_GPIO_37_IE_R {
        REG_GPIO_37_IE_R::new(((self.bits >> 16) & 1) != 0)
    }
    #[doc = "Bit 17"]
    #[inline(always)]
    pub fn reg_gpio_37_smt(&self) -> REG_GPIO_37_SMT_R {
        REG_GPIO_37_SMT_R::new(((self.bits >> 17) & 1) != 0)
    }
    #[doc = "Bits 18:19"]
    #[inline(always)]
    pub fn reg_gpio_37_drv(&self) -> REG_GPIO_37_DRV_R {
        REG_GPIO_37_DRV_R::new(((self.bits >> 18) & 3) as u8)
    }
    #[doc = "Bit 20"]
    #[inline(always)]
    pub fn reg_gpio_37_pu(&self) -> REG_GPIO_37_PU_R {
        REG_GPIO_37_PU_R::new(((self.bits >> 20) & 1) != 0)
    }
    #[doc = "Bit 21"]
    #[inline(always)]
    pub fn reg_gpio_37_pd(&self) -> REG_GPIO_37_PD_R {
        REG_GPIO_37_PD_R::new(((self.bits >> 21) & 1) != 0)
    }
}
impl W {
    #[doc = "Bit 0"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_36_ie(&mut self) -> REG_GPIO_36_IE_W<0> {
        REG_GPIO_36_IE_W::new(self)
    }
    #[doc = "Bit 1"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_36_smt(&mut self) -> REG_GPIO_36_SMT_W<1> {
        REG_GPIO_36_SMT_W::new(self)
    }
    #[doc = "Bits 2:3"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_36_drv(&mut self) -> REG_GPIO_36_DRV_W<2> {
        REG_GPIO_36_DRV_W::new(self)
    }
    #[doc = "Bit 4"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_36_pu(&mut self) -> REG_GPIO_36_PU_W<4> {
        REG_GPIO_36_PU_W::new(self)
    }
    #[doc = "Bit 5"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_36_pd(&mut self) -> REG_GPIO_36_PD_W<5> {
        REG_GPIO_36_PD_W::new(self)
    }
    #[doc = "Bit 16"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_37_ie(&mut self) -> REG_GPIO_37_IE_W<16> {
        REG_GPIO_37_IE_W::new(self)
    }
    #[doc = "Bit 17"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_37_smt(&mut self) -> REG_GPIO_37_SMT_W<17> {
        REG_GPIO_37_SMT_W::new(self)
    }
    #[doc = "Bits 18:19"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_37_drv(&mut self) -> REG_GPIO_37_DRV_W<18> {
        REG_GPIO_37_DRV_W::new(self)
    }
    #[doc = "Bit 20"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_37_pu(&mut self) -> REG_GPIO_37_PU_W<20> {
        REG_GPIO_37_PU_W::new(self)
    }
    #[doc = "Bit 21"]
    #[inline(always)]
    #[must_use]
    pub fn reg_gpio_37_pd(&mut self) -> REG_GPIO_37_PD_W<21> {
        REG_GPIO_37_PD_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "GPIO_CFGCTL18.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [gpio_cfgctl18](index.html) module"]
pub struct GPIO_CFGCTL18_SPEC;
impl crate::RegisterSpec for GPIO_CFGCTL18_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [gpio_cfgctl18::R](R) reader structure"]
impl crate::Readable for GPIO_CFGCTL18_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [gpio_cfgctl18::W](W) writer structure"]
impl crate::Writable for GPIO_CFGCTL18_SPEC {
    type Writer = W;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets GPIO_CFGCTL18 to value 0"]
impl crate::Resettable for GPIO_CFGCTL18_SPEC {
    const RESET_VALUE: Self::Ux = 0;
}