1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
#[doc = "Writer for register ISI_IER"] pub type W = crate::W<u32, super::ISI_IER>; #[doc = "Register ISI_IER `reset()`'s with value 0"] impl crate::ResetValue for super::ISI_IER { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Write proxy for field `DIS_DONE`"] pub struct DIS_DONE_W<'a> { w: &'a mut W, } impl<'a> DIS_DONE_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1); self.w } } #[doc = "Write proxy for field `SRST`"] pub struct SRST_W<'a> { w: &'a mut W, } impl<'a> SRST_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u32) & 0x01) << 2); self.w } } #[doc = "Write proxy for field `VSYNC`"] pub struct VSYNC_W<'a> { w: &'a mut W, } impl<'a> VSYNC_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 10)) | (((value as u32) & 0x01) << 10); self.w } } #[doc = "Write proxy for field `PXFR_DONE`"] pub struct PXFR_DONE_W<'a> { w: &'a mut W, } impl<'a> PXFR_DONE_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 16)) | (((value as u32) & 0x01) << 16); self.w } } #[doc = "Write proxy for field `CXFR_DONE`"] pub struct CXFR_DONE_W<'a> { w: &'a mut W, } impl<'a> CXFR_DONE_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 17)) | (((value as u32) & 0x01) << 17); self.w } } #[doc = "Write proxy for field `P_OVR`"] pub struct P_OVR_W<'a> { w: &'a mut W, } impl<'a> P_OVR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 24)) | (((value as u32) & 0x01) << 24); self.w } } #[doc = "Write proxy for field `C_OVR`"] pub struct C_OVR_W<'a> { w: &'a mut W, } impl<'a> C_OVR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 25)) | (((value as u32) & 0x01) << 25); self.w } } #[doc = "Write proxy for field `CRC_ERR`"] pub struct CRC_ERR_W<'a> { w: &'a mut W, } impl<'a> CRC_ERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 26)) | (((value as u32) & 0x01) << 26); self.w } } #[doc = "Write proxy for field `FR_OVR`"] pub struct FR_OVR_W<'a> { w: &'a mut W, } impl<'a> FR_OVR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 27)) | (((value as u32) & 0x01) << 27); self.w } } impl W { #[doc = "Bit 1 - Disable Done Interrupt Enable"] #[inline(always)] pub fn dis_done(&mut self) -> DIS_DONE_W { DIS_DONE_W { w: self } } #[doc = "Bit 2 - Software Reset Interrupt Enable"] #[inline(always)] pub fn srst(&mut self) -> SRST_W { SRST_W { w: self } } #[doc = "Bit 10 - Vertical Synchronization Interrupt Enable"] #[inline(always)] pub fn vsync(&mut self) -> VSYNC_W { VSYNC_W { w: self } } #[doc = "Bit 16 - Preview DMA Transfer Done Interrupt Enable"] #[inline(always)] pub fn pxfr_done(&mut self) -> PXFR_DONE_W { PXFR_DONE_W { w: self } } #[doc = "Bit 17 - Codec DMA Transfer Done Interrupt Enable"] #[inline(always)] pub fn cxfr_done(&mut self) -> CXFR_DONE_W { CXFR_DONE_W { w: self } } #[doc = "Bit 24 - Preview Datapath Overflow Interrupt Enable"] #[inline(always)] pub fn p_ovr(&mut self) -> P_OVR_W { P_OVR_W { w: self } } #[doc = "Bit 25 - Codec Datapath Overflow Interrupt Enable"] #[inline(always)] pub fn c_ovr(&mut self) -> C_OVR_W { C_OVR_W { w: self } } #[doc = "Bit 26 - Embedded Synchronization CRC Error Interrupt Enable"] #[inline(always)] pub fn crc_err(&mut self) -> CRC_ERR_W { CRC_ERR_W { w: self } } #[doc = "Bit 27 - Frame Rate Overflow Interrupt Enable"] #[inline(always)] pub fn fr_ovr(&mut self) -> FR_OVR_W { FR_OVR_W { w: self } } }