1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
#[doc = "Reader of register CFSR"] pub type R = crate::R<u32, super::CFSR>; #[doc = "Writer for register CFSR"] pub type W = crate::W<u32, super::CFSR>; #[doc = "Register CFSR `reset()`'s with value 0"] impl crate::ResetValue for super::CFSR { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `IACCVIOL`"] pub type IACCVIOL_R = crate::R<bool, bool>; #[doc = "Write proxy for field `IACCVIOL`"] pub struct IACCVIOL_W<'a> { w: &'a mut W, } impl<'a> IACCVIOL_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01); self.w } } #[doc = "Reader of field `DACCVIOL`"] pub type DACCVIOL_R = crate::R<bool, bool>; #[doc = "Write proxy for field `DACCVIOL`"] pub struct DACCVIOL_W<'a> { w: &'a mut W, } impl<'a> DACCVIOL_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1); self.w } } #[doc = "Reader of field `MUNSTKERR`"] pub type MUNSTKERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `MUNSTKERR`"] pub struct MUNSTKERR_W<'a> { w: &'a mut W, } impl<'a> MUNSTKERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u32) & 0x01) << 3); self.w } } #[doc = "Reader of field `MSTKERR`"] pub type MSTKERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `MSTKERR`"] pub struct MSTKERR_W<'a> { w: &'a mut W, } impl<'a> MSTKERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u32) & 0x01) << 4); self.w } } #[doc = "Reader of field `MLSPERR`"] pub type MLSPERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `MLSPERR`"] pub struct MLSPERR_W<'a> { w: &'a mut W, } impl<'a> MLSPERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 5)) | (((value as u32) & 0x01) << 5); self.w } } #[doc = "Reader of field `MMARVALID`"] pub type MMARVALID_R = crate::R<bool, bool>; #[doc = "Write proxy for field `MMARVALID`"] pub struct MMARVALID_W<'a> { w: &'a mut W, } impl<'a> MMARVALID_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 7)) | (((value as u32) & 0x01) << 7); self.w } } #[doc = "Reader of field `IBUSERR`"] pub type IBUSERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `IBUSERR`"] pub struct IBUSERR_W<'a> { w: &'a mut W, } impl<'a> IBUSERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 8)) | (((value as u32) & 0x01) << 8); self.w } } #[doc = "Reader of field `PRECISERR`"] pub type PRECISERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `PRECISERR`"] pub struct PRECISERR_W<'a> { w: &'a mut W, } impl<'a> PRECISERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 9)) | (((value as u32) & 0x01) << 9); self.w } } #[doc = "Reader of field `IMPRECISERR`"] pub type IMPRECISERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `IMPRECISERR`"] pub struct IMPRECISERR_W<'a> { w: &'a mut W, } impl<'a> IMPRECISERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 10)) | (((value as u32) & 0x01) << 10); self.w } } #[doc = "Reader of field `UNSTKERR`"] pub type UNSTKERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `UNSTKERR`"] pub struct UNSTKERR_W<'a> { w: &'a mut W, } impl<'a> UNSTKERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 11)) | (((value as u32) & 0x01) << 11); self.w } } #[doc = "Reader of field `STKERR`"] pub type STKERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `STKERR`"] pub struct STKERR_W<'a> { w: &'a mut W, } impl<'a> STKERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 12)) | (((value as u32) & 0x01) << 12); self.w } } #[doc = "Reader of field `LSPERR`"] pub type LSPERR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `LSPERR`"] pub struct LSPERR_W<'a> { w: &'a mut W, } impl<'a> LSPERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 13)) | (((value as u32) & 0x01) << 13); self.w } } #[doc = "Reader of field `BFARVALID`"] pub type BFARVALID_R = crate::R<bool, bool>; #[doc = "Write proxy for field `BFARVALID`"] pub struct BFARVALID_W<'a> { w: &'a mut W, } impl<'a> BFARVALID_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 15)) | (((value as u32) & 0x01) << 15); self.w } } #[doc = "Reader of field `UNDEFINSTR`"] pub type UNDEFINSTR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `UNDEFINSTR`"] pub struct UNDEFINSTR_W<'a> { w: &'a mut W, } impl<'a> UNDEFINSTR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 16)) | (((value as u32) & 0x01) << 16); self.w } } #[doc = "Reader of field `INVSTATE`"] pub type INVSTATE_R = crate::R<bool, bool>; #[doc = "Write proxy for field `INVSTATE`"] pub struct INVSTATE_W<'a> { w: &'a mut W, } impl<'a> INVSTATE_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 17)) | (((value as u32) & 0x01) << 17); self.w } } #[doc = "Reader of field `INVPC`"] pub type INVPC_R = crate::R<bool, bool>; #[doc = "Write proxy for field `INVPC`"] pub struct INVPC_W<'a> { w: &'a mut W, } impl<'a> INVPC_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 18)) | (((value as u32) & 0x01) << 18); self.w } } #[doc = "Reader of field `NOCP`"] pub type NOCP_R = crate::R<bool, bool>; #[doc = "Write proxy for field `NOCP`"] pub struct NOCP_W<'a> { w: &'a mut W, } impl<'a> NOCP_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 19)) | (((value as u32) & 0x01) << 19); self.w } } #[doc = "Reader of field `UNALIGNED`"] pub type UNALIGNED_R = crate::R<bool, bool>; #[doc = "Write proxy for field `UNALIGNED`"] pub struct UNALIGNED_W<'a> { w: &'a mut W, } impl<'a> UNALIGNED_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 24)) | (((value as u32) & 0x01) << 24); self.w } } #[doc = "Reader of field `DIVBYZERO`"] pub type DIVBYZERO_R = crate::R<bool, bool>; #[doc = "Write proxy for field `DIVBYZERO`"] pub struct DIVBYZERO_W<'a> { w: &'a mut W, } impl<'a> DIVBYZERO_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 25)) | (((value as u32) & 0x01) << 25); self.w } } impl R { #[doc = "Bit 0 - Instruction access violation"] #[inline(always)] pub fn iaccviol(&self) -> IACCVIOL_R { IACCVIOL_R::new((self.bits & 0x01) != 0) } #[doc = "Bit 1 - Data access violation"] #[inline(always)] pub fn daccviol(&self) -> DACCVIOL_R { DACCVIOL_R::new(((self.bits >> 1) & 0x01) != 0) } #[doc = "Bit 3 - MemManage Fault on unstacking for exception return"] #[inline(always)] pub fn munstkerr(&self) -> MUNSTKERR_R { MUNSTKERR_R::new(((self.bits >> 3) & 0x01) != 0) } #[doc = "Bit 4 - MemManage Fault on stacking for exception entry"] #[inline(always)] pub fn mstkerr(&self) -> MSTKERR_R { MSTKERR_R::new(((self.bits >> 4) & 0x01) != 0) } #[doc = "Bit 5 - MemManager Fault occured during FP lazy state preservation"] #[inline(always)] pub fn mlsperr(&self) -> MLSPERR_R { MLSPERR_R::new(((self.bits >> 5) & 0x01) != 0) } #[doc = "Bit 7 - MemManage Fault Address Register valid"] #[inline(always)] pub fn mmarvalid(&self) -> MMARVALID_R { MMARVALID_R::new(((self.bits >> 7) & 0x01) != 0) } #[doc = "Bit 8 - Instruction bus error"] #[inline(always)] pub fn ibuserr(&self) -> IBUSERR_R { IBUSERR_R::new(((self.bits >> 8) & 0x01) != 0) } #[doc = "Bit 9 - Precise data bus error"] #[inline(always)] pub fn preciserr(&self) -> PRECISERR_R { PRECISERR_R::new(((self.bits >> 9) & 0x01) != 0) } #[doc = "Bit 10 - Imprecise data bus error"] #[inline(always)] pub fn impreciserr(&self) -> IMPRECISERR_R { IMPRECISERR_R::new(((self.bits >> 10) & 0x01) != 0) } #[doc = "Bit 11 - BusFault on unstacking for exception return"] #[inline(always)] pub fn unstkerr(&self) -> UNSTKERR_R { UNSTKERR_R::new(((self.bits >> 11) & 0x01) != 0) } #[doc = "Bit 12 - BusFault on stacking for exception entry"] #[inline(always)] pub fn stkerr(&self) -> STKERR_R { STKERR_R::new(((self.bits >> 12) & 0x01) != 0) } #[doc = "Bit 13 - BusFault occured during FP lazy state preservation"] #[inline(always)] pub fn lsperr(&self) -> LSPERR_R { LSPERR_R::new(((self.bits >> 13) & 0x01) != 0) } #[doc = "Bit 15 - BusFault Address Register valid"] #[inline(always)] pub fn bfarvalid(&self) -> BFARVALID_R { BFARVALID_R::new(((self.bits >> 15) & 0x01) != 0) } #[doc = "Bit 16 - Undefined instruction UsageFault"] #[inline(always)] pub fn undefinstr(&self) -> UNDEFINSTR_R { UNDEFINSTR_R::new(((self.bits >> 16) & 0x01) != 0) } #[doc = "Bit 17 - Invalid state UsageFault"] #[inline(always)] pub fn invstate(&self) -> INVSTATE_R { INVSTATE_R::new(((self.bits >> 17) & 0x01) != 0) } #[doc = "Bit 18 - Invalid PC load UsageFault"] #[inline(always)] pub fn invpc(&self) -> INVPC_R { INVPC_R::new(((self.bits >> 18) & 0x01) != 0) } #[doc = "Bit 19 - No coprocessor UsageFault"] #[inline(always)] pub fn nocp(&self) -> NOCP_R { NOCP_R::new(((self.bits >> 19) & 0x01) != 0) } #[doc = "Bit 24 - Unaligned access UsageFault"] #[inline(always)] pub fn unaligned(&self) -> UNALIGNED_R { UNALIGNED_R::new(((self.bits >> 24) & 0x01) != 0) } #[doc = "Bit 25 - Divide by zero UsageFault"] #[inline(always)] pub fn divbyzero(&self) -> DIVBYZERO_R { DIVBYZERO_R::new(((self.bits >> 25) & 0x01) != 0) } } impl W { #[doc = "Bit 0 - Instruction access violation"] #[inline(always)] pub fn iaccviol(&mut self) -> IACCVIOL_W { IACCVIOL_W { w: self } } #[doc = "Bit 1 - Data access violation"] #[inline(always)] pub fn daccviol(&mut self) -> DACCVIOL_W { DACCVIOL_W { w: self } } #[doc = "Bit 3 - MemManage Fault on unstacking for exception return"] #[inline(always)] pub fn munstkerr(&mut self) -> MUNSTKERR_W { MUNSTKERR_W { w: self } } #[doc = "Bit 4 - MemManage Fault on stacking for exception entry"] #[inline(always)] pub fn mstkerr(&mut self) -> MSTKERR_W { MSTKERR_W { w: self } } #[doc = "Bit 5 - MemManager Fault occured during FP lazy state preservation"] #[inline(always)] pub fn mlsperr(&mut self) -> MLSPERR_W { MLSPERR_W { w: self } } #[doc = "Bit 7 - MemManage Fault Address Register valid"] #[inline(always)] pub fn mmarvalid(&mut self) -> MMARVALID_W { MMARVALID_W { w: self } } #[doc = "Bit 8 - Instruction bus error"] #[inline(always)] pub fn ibuserr(&mut self) -> IBUSERR_W { IBUSERR_W { w: self } } #[doc = "Bit 9 - Precise data bus error"] #[inline(always)] pub fn preciserr(&mut self) -> PRECISERR_W { PRECISERR_W { w: self } } #[doc = "Bit 10 - Imprecise data bus error"] #[inline(always)] pub fn impreciserr(&mut self) -> IMPRECISERR_W { IMPRECISERR_W { w: self } } #[doc = "Bit 11 - BusFault on unstacking for exception return"] #[inline(always)] pub fn unstkerr(&mut self) -> UNSTKERR_W { UNSTKERR_W { w: self } } #[doc = "Bit 12 - BusFault on stacking for exception entry"] #[inline(always)] pub fn stkerr(&mut self) -> STKERR_W { STKERR_W { w: self } } #[doc = "Bit 13 - BusFault occured during FP lazy state preservation"] #[inline(always)] pub fn lsperr(&mut self) -> LSPERR_W { LSPERR_W { w: self } } #[doc = "Bit 15 - BusFault Address Register valid"] #[inline(always)] pub fn bfarvalid(&mut self) -> BFARVALID_W { BFARVALID_W { w: self } } #[doc = "Bit 16 - Undefined instruction UsageFault"] #[inline(always)] pub fn undefinstr(&mut self) -> UNDEFINSTR_W { UNDEFINSTR_W { w: self } } #[doc = "Bit 17 - Invalid state UsageFault"] #[inline(always)] pub fn invstate(&mut self) -> INVSTATE_W { INVSTATE_W { w: self } } #[doc = "Bit 18 - Invalid PC load UsageFault"] #[inline(always)] pub fn invpc(&mut self) -> INVPC_W { INVPC_W { w: self } } #[doc = "Bit 19 - No coprocessor UsageFault"] #[inline(always)] pub fn nocp(&mut self) -> NOCP_W { NOCP_W { w: self } } #[doc = "Bit 24 - Unaligned access UsageFault"] #[inline(always)] pub fn unaligned(&mut self) -> UNALIGNED_W { UNALIGNED_W { w: self } } #[doc = "Bit 25 - Divide by zero UsageFault"] #[inline(always)] pub fn divbyzero(&mut self) -> DIVBYZERO_W { DIVBYZERO_W { w: self } } }