Module atsamd51j::dmac

source ·
Expand description

Direct Memory Access Controller

Re-exports§

Modules§

Structs§

Type Aliases§

  • ACTIVE (r) register accessor: Active Channel and Levels
  • BASEADDR (rw) register accessor: Descriptor Memory Section Base Address
  • BUSYCH (r) register accessor: Busy Channels
  • CRCCHKSUM (rw) register accessor: CRC Checksum
  • CRCCTRL (rw) register accessor: CRC Control
  • CRCDATAIN (rw) register accessor: CRC Data Input
  • CRCSTATUS (rw) register accessor: CRC Status
  • CTRL (rw) register accessor: Control
  • DBGCTRL (rw) register accessor: Debug Control
  • INTPEND (rw) register accessor: Interrupt Pending
  • INTSTATUS (r) register accessor: Interrupt Status
  • PENDCH (r) register accessor: Pending Channels
  • PRICTRL0 (rw) register accessor: Priority Control 0
  • SWTRIGCTRL (rw) register accessor: Software Trigger Control
  • WRBADDR (rw) register accessor: Write-Back Memory Section Base Address