1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
#[doc = "Reader of register INTENSET"] pub type R = crate::R<u8, super::INTENSET>; #[doc = "Writer for register INTENSET"] pub type W = crate::W<u8, super::INTENSET>; #[doc = "Register INTENSET `reset()`'s with value 0"] impl crate::ResetValue for super::INTENSET { type Type = u8; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `DRE`"] pub type DRE_R = crate::R<bool, bool>; #[doc = "Write proxy for field `DRE`"] pub struct DRE_W<'a> { w: &'a mut W, } impl<'a> DRE_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !0x01) | ((value as u8) & 0x01); self.w } } #[doc = "Reader of field `TXC`"] pub type TXC_R = crate::R<bool, bool>; #[doc = "Write proxy for field `TXC`"] pub struct TXC_W<'a> { w: &'a mut W, } impl<'a> TXC_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u8) & 0x01) << 1); self.w } } #[doc = "Reader of field `RXC`"] pub type RXC_R = crate::R<bool, bool>; #[doc = "Write proxy for field `RXC`"] pub struct RXC_W<'a> { w: &'a mut W, } impl<'a> RXC_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u8) & 0x01) << 2); self.w } } #[doc = "Reader of field `SSL`"] pub type SSL_R = crate::R<bool, bool>; #[doc = "Write proxy for field `SSL`"] pub struct SSL_W<'a> { w: &'a mut W, } impl<'a> SSL_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u8) & 0x01) << 3); self.w } } #[doc = "Reader of field `ERROR`"] pub type ERROR_R = crate::R<bool, bool>; #[doc = "Write proxy for field `ERROR`"] pub struct ERROR_W<'a> { w: &'a mut W, } impl<'a> ERROR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 7)) | (((value as u8) & 0x01) << 7); self.w } } impl R { #[doc = "Bit 0 - Data Register Empty Interrupt Enable"] #[inline(always)] pub fn dre(&self) -> DRE_R { DRE_R::new((self.bits & 0x01) != 0) } #[doc = "Bit 1 - Transmit Complete Interrupt Enable"] #[inline(always)] pub fn txc(&self) -> TXC_R { TXC_R::new(((self.bits >> 1) & 0x01) != 0) } #[doc = "Bit 2 - Receive Complete Interrupt Enable"] #[inline(always)] pub fn rxc(&self) -> RXC_R { RXC_R::new(((self.bits >> 2) & 0x01) != 0) } #[doc = "Bit 3 - Slave Select Low Interrupt Enable"] #[inline(always)] pub fn ssl(&self) -> SSL_R { SSL_R::new(((self.bits >> 3) & 0x01) != 0) } #[doc = "Bit 7 - Combined Error Interrupt Enable"] #[inline(always)] pub fn error(&self) -> ERROR_R { ERROR_R::new(((self.bits >> 7) & 0x01) != 0) } } impl W { #[doc = "Bit 0 - Data Register Empty Interrupt Enable"] #[inline(always)] pub fn dre(&mut self) -> DRE_W { DRE_W { w: self } } #[doc = "Bit 1 - Transmit Complete Interrupt Enable"] #[inline(always)] pub fn txc(&mut self) -> TXC_W { TXC_W { w: self } } #[doc = "Bit 2 - Receive Complete Interrupt Enable"] #[inline(always)] pub fn rxc(&mut self) -> RXC_W { RXC_W { w: self } } #[doc = "Bit 3 - Slave Select Low Interrupt Enable"] #[inline(always)] pub fn ssl(&mut self) -> SSL_W { SSL_W { w: self } } #[doc = "Bit 7 - Combined Error Interrupt Enable"] #[inline(always)] pub fn error(&mut self) -> ERROR_W { ERROR_W { w: self } } }