[][src]Module ambiq_apollo1_pac::adc::sl7cfg

Slot 7 Configuration Register

Structs

ADSEL7_W

Write proxy for field ADSEL7

CHSEL7_W

Write proxy for field CHSEL7

SLEN7_W

Write proxy for field SLEN7

THSEL7_W

Write proxy for field THSEL7

WCEN7_W

Write proxy for field WCEN7

Enums

ADSEL7_A

Select the number of measurements to average in the accumulate divide module for this slot.

CHSEL7_A

Select one of the 13 channel inputs for this slot.

SLEN7_A

This bit enables slot 7 for ADC conversions.

THSEL7_A

Select track and hold delay for this slot. NOTE: The track and hold delay must be less than 50us for correct operation. When the ADC is configured to use the 1.5Mhz clock, the track and hold delay cannot exceed 64 clocks.

WCEN7_A

This bit enables the window compare function for slot 7.

Type Definitions

ADSEL7_R

Reader of field ADSEL7

CHSEL7_R

Reader of field CHSEL7

R

Reader of register SL7CFG

SLEN7_R

Reader of field SLEN7

THSEL7_R

Reader of field THSEL7

W

Writer for register SL7CFG

WCEN7_R

Reader of field WCEN7